# Design And Simulation Of 10-Bit Pipeline Adc Using Switch Capacitor Circuit And Opamp Sharing In 0.25 µm CMOS Technology at 2.5 V

Deepak Patidar<sup>#1</sup>, Mr. Piyush Moghe<sup>\*2</sup>, Vijay Sharma<sup>#3</sup>

<sup>#</sup>*ME* student<sup>1</sup>, Assistant Professor<sup>2,3</sup>, ECE Department) SVCE, Indore (M.P)

Abstract— A 10-bit pipeline Analog-to-digital Converter (ADC) is designed using switched capacitor circuit. ADC is designed in 9 stages, 1.5 bit/stage pipeline is used in eight stages and ninth stage uses two bit flash ADC. The ADC uses Opamp sharing techniques which are shared between amplifying and MDAC stage. Load capacitance has been removed which reduced the number of capacitors used and power consumption. The ADC is designed on 0.25 µm CMOS technology at 2.5 V supply voltage. S/H is used in first stages that consume most of the power consumed by the ADC, after first stage S/H circuit is removed, and also the scaling is done to reduce the power consumption. Cascodeopamp is designed with gain of 72.52 dB, phase margin of 66° and unity gain bandwidth of 162.61MHz. The ADC is designed at sampling rate of5 MS/s and consumes 158.1208mWpower.

**Keywords** — *ADC*, *MDAC*, *sample and hold*, *pipeline ADC*, *DAC* 

## I. INTRODUCTION (SIZE 10 & BOLD)

Advantages of digital systems over analog systems made it popular in system designing, but the natural signals are analog in nature that is why it becomes important to have a system which can convert the analog signal into the digital signals. Analog to digital converts are such circuits which can connect the analog domain into the digital domain. There are various types of ADCs which are used and every ADC has its own advantages and disadvantages. Pipeline ADC can resolve medium to high resolution at higher speed. Which make it popular for modern digital systems where high resolution with higher speed is required.

Pipeline ADC uses several stages to convert analog signal to digital signal every stage has flash ADC of 1 to 3 bit and converts portion of input signal to output. The first stage produces most significant bit (MSB) while the last stage produces least significant bit (LSB).



Figure 1: 10-bit Pipeline ADC

# II. PIPELINE ADC ARCHITECTURE

The pipeline ADC is consist of cascade of low resolution stages that generates parallel ADC output and residue signal for next stage. Residue is unquantized output which is the output of subtraction of input signal and the digital to analog (DAC) signal. The architecture of the 10-bit pipeline ADC is shown in figure 1. In pipeline ADC each stage consist of low resolution flash ADC, DAC and subtractor, DAC consist of multiplying digital to analog converter (MDAC) that converters digital signal to analog signal followed by the amplifier. The residue generated from first stage goes to next stage, for 10-bit ADC eight stages are of 1.5 bit/stage and the last stage uses two bit flash ADC.

To synchronize the output of the stages delay elements is used which reduces with the stage, last stage does not require MDAC and delay element. Each stage has two output lines which is later given to the error correction block that generates the 10-bit output lines. The block diagram of MDAC is shown in the figure 2.

# III.1.5 BIT/STAGE PIPELINE

Comparator's offset saturates the input signal which cause the error in the bit. 1.5 bit/stage pipeline sub ADC quantizes the input to three levels and the residue is limited to half the full scale range.



Figure 2 : Pipeline ADC Block diagram for 1.5 bits/stage

If comparator threshold offsets forces the residue signal to fall outside normal range, the residue signal will be accurately passed into the next stage provided the offset is within  $\pm V_{ref}$  / 4 . Figure 3 demonstrates this by showing the transfer function of a 1.5-bit MDAC when there are threshold offsets in the sub-ADC. The fourth level is removed because the MDAC only needs to indicate whether the residue output is above or below  $V_{ref}$  / 2 and therefore, there is only an overlap of half bit. The accuracy of the 1.5-bit sub-ADC reduces from N bit to 2 bits using DEC. Generally, by using DEC, the accuracy of the sub-ADC can be increase if fewer bits are resolved in each stage.



Figure 3: Transfer function of 1.5 bits/stage MDAC [12]

The pipeline ADC applies DEC and consists of a front-end S/H, 8 pipeline stages, and a 2-bit flash ADC in last stage. Each pipeline stage resolves 1.5 Bits/stage, which is represented by a 2 output lines of single bit. In the end, a total of 18-bits are generated from a single input sample. To apply DEC, the bits from each adjacent pipeline stage Overlap by half a bit and form the expected 4-bit output.



Figure 4: Transfer function of a 1.5 bit/stage MDAC with comparator with offset

#### **IV.CASCODE OPAMP**

Cascade opamp is used for the pipeline ADC design the opamp is designed in two stages first stage is the preamplifing stage that provides most of the gains and has higher input impedance.

# A. Gain

The settling accuracy refers to how close the residue output settles to its intended value and therefore, it can limit the accuracy of the ADC. Assuming the opamp has sufficient time to settle to its final value, the opamp's open-loop gain, A, sets the settling accuracy. This is because a higher open-loop gain results in a more accurate stage gain and in turn, the residue output follows a more accurate transfer function. To ensure the residue settles to with  $\Delta LSB$ , the loop gain of the closed-loop,  $A\beta$ , must be:  $A\beta > \frac{2^N}{\Lambda}$  Where  $\beta$  is the feedback factor of the closed-loop circuit and  $1LSB = \frac{1}{2^N}$ . The loop gain, as the name suggests, is the gain around the opamp closed-loop circuit. Considering there are other sources of error (e.g. thermal noise), a reasonable choice is  $\Delta = 0.25 LSB$ .

thermal noise), a reasonable choice is  $\Delta = 0.25 LSB$ . For instance, the front-end sample and hold and first pipeline stage in a 4-bit pipeline ADC requires a loop gain of:

$$\frac{2^{10}}{0.25} = 4096 \,\mathrm{or}72 \mathrm{dB}$$

## **B.** Bandwidth

Assuming the opamp has sufficient gain to accurately settle to its final value, the opamp speed, which determines how fast the residue output settles to a final value, sets the settling accuracy. The bandwidth must be high enough for the opamp to settle to a sufficiently accurate value within the required time of half a sampling period,  $0.5 / f_s$ 



Figure 5 Schematic of Opamp [27]

The bandwidth of the opamp closed-loop circuit,  $f_{_{3dB}}$ , so that the residue settles to within 0.5 LSB in half a sampling period.

$$f_{3dB} = \frac{(N+1).\ln 2.f_s}{\pi}$$

The frequency response opamp is shown in the figure 7.



Figure 6: Bias Circuit for Opamp



Figure 7: Frequency response of Opamp

## V. COMPARATOR DESIGN

The comparator is unclocked of three stages, preamplification, decision circuit and output buffer. Pre-amplification stage consist of differential input stage with active PMOS load. M1 and M2 NMOS transistor act as input it also provides the high input impedance, it also improves the sensitivity.

Decision circuit uses positive feedback that increases the gain, cascading of pre-amplification and decision circuit increases the gain with large amount. To make the output compatible with the digital circuit output stage is used which uses inverter it also provides small gain. The transfer characteristics of comparator is shown in the figure 9.



Figure 8: Schematic of Comparator



Figure 9: DC transfer characteristics of Comparator

## VI. NON-OVERLAPPING CLOCK GENERATOR

Non-overlapping clock is required for the MDAC switch capacitor circuits and sample and hold circuit. The schematics of non-overlapping is shown in the figure 10. The response of the non-overlapping clock is shown in the figure 11.

# VII. SAMPLE AND HOLD CIRCUIT

Switch capacitor sample and hold circuit is used the schematic of sample and hold is shown in figure 12.  $\phi_{1p}$  clock is advances clock which triggers the M4 transistor, capacitor's bottom plate is connected to the ground.



Figure 10: Schematic of Non Overlapping clock



Figure 11: Transient response of non-overlapping clock

 $\phi_1$  clock connects the output of the opmap to ground by triggering the M1 transistor, which discharge the initial charge stored in the opamp at the same clock pulse input is connected to the top plate of the capacitor C1, the input is stored in the capacitor in the form of charge. At this time signal is sampled and stored in the capacitor.



Figure 12: Switched capacitor sample and hold circuit

At  $\phi_2$  capacitor top plate is connected to the output of opamp and charge stored at the capacitor is transferred to the output. The transient response of sample and hold circuit is shown in the figure 13.

## VIII. MULTIPLYING DIGITAL TO ANALOG CONVERTER (MDAC)

Figure 14.shows the schematic of Multiplying Digital to Analog (MDAC) using a switched capacitor approach.[10].



Figure 13: Transient response of sample and Hold circuit

Since 1.5 bits/stage architecture has one of three digital outputs, thus the DAC has three operating modes.

**ADC output=01**: No over range error (stage input is V = V

between 
$$-\frac{V_{ref}}{4}$$
 and  $+\frac{V_{ref}}{4}$ ).  
During  $\phi_1: Q_{C1} = C_1 V_{in}, Q_{C2} = C_2 V_{in}$ 

During  $\phi_2$ : C<sub>1</sub> is discharged, thus by charge conservation:  $C_1V_{in} + C_2V_{in} = C_2V_{out}$ 

(noting negative feedback forces node  $V_p$  to a virtual ground) Thus

$$V_{out} = \frac{C_1 + C_2}{C_2} V_{in} \rightarrow ifC_1 = C_2, then: V_{out} = 2V_{in}$$

Figure 14: Schematic of MDAC

**ADC** output=10: Over range error-Input exceeds  $+\frac{V_{ref}}{4}$ , thus subtract  $\frac{V_{ref}}{2}$  from input During  $\phi_1: Q_{C1} = C_1 V_{in}, Q_{C2} = C_2 V_{in}$ During  $\phi_2: C_1$  is charged to  $V_{ref}$ , thus by charge conservation  $C_1 V_1 + C_2 V_2 = C_1 V_2 + C_2 V_2$ 

$$C_1 V_{in} + C_2 V_{in} = C_1 V_{ref} + C_2 V_{out}$$

$$\therefore V_{out} = \frac{C_1 + C_2}{C_2} V_{in} - \frac{C_1}{C_2} V_{ref} \rightarrow if, C_1 = C_2, then: V_{out} = 2V_{in} - V_{ref} = 2(V_{in} - V_{ref})$$

**ADC** output=00: Under range error-Input below  $-\frac{V_{ref}}{4}$ , thus add  $\frac{V_{ref}}{2}$  to input

During  $\phi_1$ :  $Q_{C1} = C_1 V_{in}, Q_{C2} = C_2 V_{in}$ During  $\phi_2$ :  $C_1$  is charged to  $-V_{ref}$ . Thus by charge

conservation 
$$C_1 V_{in} + C_2 V_{in} = C_1 (-V_{ref}) + C_2 V_{out}$$

Thus the switched capacitor circuit can be used to implement the sample-and-hold, gain stage, DAC, and subtraction blocks of ADC. To reduce the signal dependent charge injection bottom plate sampling technique is where the use of an advanced clock  $\phi_{1p}$ , makes charge injection signal independent [10]. The total input sampling capacitance in  $\phi_1$  is  $C_{iT,MDAC} = C_1$ .



Figure 15: Transient response of MDAC for sinusoidal signal

In  $\phi_2$ , the two  $C_1/2$  capacitors apply a load of  $C_1/4$  on the MDAC opamp. Taking into consideration the loading effects of the next stage and of the parasitic ccapacitance  $C_{n2}$ , the total output load on the MDAC opamp is:

 $C_{L,flipMDAC} = C_1 / 4 + C_{iT,subADC} + C_{iT,nextstageMDAC} + C_{n2}$ 

Transient response of MDAC is shown in the figure 15.

## IX.10-BIT PIPELINE ADC

## A. Sub analog to digital converter

Sub ADC is a 1.5 bit Flash ADC in which two comparators are used to compare the input signal with two reference voltages  $\frac{+V_{ref}}{4}$  and  $\frac{-V_{ref}}{4}$ 





Respectively as shown in Figure 16. The reference voltage selected in this ADC is 1V which means the  $+V_{ref}$  =0.25 V and  $-V_{ref}$  =-0.25 V [6]. It generates the thermometer code at the output of the comparators that need to convert into the binary code. This can be converted by adding thermometer to binary encoder circuit. Transient response of sub ADC is shown in the figure 17.

## **B.** First stage pipeline ADC

First stage pipeline ADC is shown in figure 18 first stage have sample and hold which samples the input signal, sampled signal is given to sub ADC which converted it to digital signal. MDAC converts this digital signal to analog signal the switches of MDAC



Figure 17: Transient response of sub ADC

Driven by the digital output of first stage by encoding circuit. After first stage sample and hold circuit is removed and scaling is also done which reduces the power consumption



Figure 18: Block diagram of first stage pipeline ADC [18]



Figure 19: Transient response of first stage pipeline ADC

The transient response of first stage pipeline ADC is shown in the figure 19.



Figure 20: 10-bit pipeline ADC test setup

## C. 10-bit pipeline ADC

The complete schematic of 4-bit pipeline ADC is shown in figure 20, First and second stage are identical and sampled capacitor C2 =C1= 1  $\mu$ F is used. After second stage scaling is done to reduce the power consumption and uses C1=C2=0.5  $\mu$ F and 0.25  $\mu$ F for third, fourth stage respectively



Figure 21: Transient response of 10-bit pipeline ADC

Transient response of 10-bit pipeline ADC is shown in figure 21.

| v  | DEDEODMANCE | SUMMADV |
|----|-------------|---------|
| л. | PERFURMANCE | SUMMARI |

| Technology      | 0.25 µm CMOS process |
|-----------------|----------------------|
| Resolution      | 10 bit               |
| Supply Voltage  | 2.5 V                |
| Conversion rate | 5 MS/s               |
| Power           | 158.1208             |

## **XI.CONCLUSION**

The goal of this dissertation was to design a 2.5 V, 1.5 bit/stage 4bit ADC by using switched capacitor technique. The ADC is designed in 0.25  $\mu$ m CMOS process at 2.5 V supply voltage. It also shows the comparison between the power consumption of stages with the S/H and without S/H which gives 28.33 mW in first stage (with S/H) and 19.59 mW third stage (without S/H).Further the ADC is tested at input frequency of 1 MHz and sampling rate of 5 MS/s, at which ADC consumes 158.12mW power.

#### REFERENCES

[1] J. Yuan, S.W. Fung, "A 12-bit 20 MS/s 56.3 mW Pipelined ADC With Interpolation-Based Nonlinear Calibration", *IEEE Transactions on circuits and systems*, Regular paper, Vol. 59, No. 3, March 2012.

[2] Y. Lin, K. Doris, "An 11b Pipeline ADC With Parallel-Sampling Technique for Converting Multi-Carrier Signals", *IEEE Transactions on circuits and systems*, Regular paper, Vol. 59, No. 5, May 2012.

[3] N. Sun, "Exploiting Process Variation and Noise in Comparators to Calibrate Interstage Gain Nonlinearity in Pipelined ADCs", *IEEE Transactions on circuits and systems*, Regular paper, Vol. 59, No. 4, April 2012.

[4] T. Miki, T. Morie, "An 11-b 300-MS/s Double-Sampling Pipelined ADC With On-Chip Digital Calibration for Memory Effects", *IEEE Journal of solid state circuits*, Vol. 47, No. 11, November 2012.

[5] J. Kyung, R. Kim, "A 12-b, 30-MS/s, 2.95-mW Pipelined ADC Using Single-Stage Class-AB Amplifiers and Deterministic Background Calibration", *IEEE Journal of solid state circuits*, Vol. 47, No. 9, September 2012.

[6] S. Lee, A.P. Chandrakasan, "A 12 b 5-to-50 MS/s 0.5-to-1 V Voltage Scalable Zero-Crossing Based Pipeline ADC", *IEEE Journal of solid state circuits*, Vol. 47, No. 7, July 2012.

[7] C.y. Chen, J. Wu, "A 12-Bit 3 GS/s Pipeline ADC With 0.4 mm<sup>2</sup> and 500 mW in 40 nm Digital CMOS", *IEEE Journal of solid state circuits*, Vol. 47, No. 4, April 2012.

[8] T. Sundstrom, C. Svensson, "A 2.4 GS/s, Single-Channel, 31.3 dB SNDR at Nyquist, Pipeline ADC in 65 nm CMOS", *IEEE Journal of solid state circuits*, Vol. 46, No. 7, July 2011.

[9] J. Yuan, S.W. Fung, "An Interpolation-Based Calibration Architecture for Pipeline ADC With Nonlinear Error", *IEEE Transactions on instrumentation and measurement*, Vol.61, No.1, January 2012.

[10] C.J. Tseng, H.W. Chen, "A 10-bit 320-MS/s Stage-Gain-Error Self-Calibration Pipeline ADC", *IEEE Journal of solid state circuits*, Vol. 47, No. 6, June 2012.

[11] C.S Shin, G.C. Ahn, "A 10-bit 100-MS/s Dual-Channel Pipeline ADC Using Dynamic Memory Effect Cancellation technique", *IEEE Transactions on circuit and system*, Express Briefs, Vol. 58, No. 5, May 2011.

[12] K. Chandrashekar, M. Corsi, "A 20-MS/s to 40-MS/s Reconfigurable Pipeline ADC Implemented With Parallel OTA Scaling", *IEEE Transactions on circuits and systems*, Express briefs, Vol. 57, No. 8, August 2010.

[13] S. Devarajan, L. Singer, "A 16-bit, 125 MS/s, 385 mW, 78.7 dB SNR CMOS Pipeline ADC", *IEEE Journal of solid state circuits*, Vol. 44, No. 12, December 2009.

[14] A. Verma, B. Razavi, "A 10-Bit 500-MS/s 55-mW CMOS ADC", *IEEE Journal of solid state circuits*, Vol. 44, No. 11, November 2009.

[15] N. Sasidhar, Y.J. Kook, "A Low Power Pipeline ADC Using Capacitor and Opamp Sharing Technique With a Scheme to Cancel the Effect of Signal Dependent Kickback", *IEEE Journal* of solid state circuits, Vol. 44, No. 9, September 2009.

[16] B.G. Lee, R.M Tsang, "A 10-bit 50 MS/s Pipelined ADC

With Capacitor-Sharing and Variable- .  $g_m$  Opamp", *IEEE* 

Journal of solid state circuits, Vol. 44, No. 3, March 2009. [17] B.G.Lee, B.M.Min, "A 14-bit 100 MS/s Pipeline ADC with a Merged SHA and First MDAC", *IEEE Journal of solid state circuits*, Vol.24, No. 12, December 2008. [18] K. Honda, M. Furuta, "A Low-Power Low-Voltage 10-bit 100-MSample/s Pipeline A/D Converter Using Capacitance Coupling Techniques", *IEEE Journal of solid state circuits*, Vol.24, No. 4, December 2007.

[19] S.T. Ryu, B.S. Song, "A 10-bit 50-MS/s Pipeline ADC WithOpamp Current Reuse", *IEEE Journal of solid state circuits*, Vol.42, No. 3, March 2007.

[20] D. Kurose, T. Ito, "55-mW 200-MSPS 10-bit Pipeline ADCs for Wireless Receivers", *IEEE Journal of solid state circuits*, Vol.41, No. 7, July 2006.

[21] I. Ahmed, "Pipeline ADC Design and Enhancement Techniques", *Springer publication-2010*, Ch-3, pp-19-36.

[22] M.J.M. Pelgrom, "Analog-to-Digital Conversion", *Springer publication- 2010*, Ch 7,8, pp-203-318.

[23] M. Gustavsson, J.J Wikner, and N.N Tan, "CMOS Data Converters for Communication", *Kluwer Academic Publishers-*2002, Ch-1,5, pp-1-25 and 125-137.

[24] R.V.D. Plassche, "CMOS Integrated Analog-to-Digital and Digital-to-Analog Converters", *Kluwer Academic Publishers-Second Edition*, Ch-13, pp-523-549.

[25] J.R. Amaya, M.D. Restituto, A.R. Vazquez, "Device-Level Modeling and Synthesis of High-Performance Pipeline ADCs", *Springer-2011*, Ch-1,2, pp-1-25 and 29-34.

[26] J. Baker, "CMOS Circuit Design, Layout, and Simulation", Wiley Indian Edition second Edition, Ch-27, pp-909-928.

[27] M.J. Demler, "HighispeedAnalog-to-Digital Conversion", *Academic Press, Inc.-1991*, Ch-1, pp-1-19,

[28] B. Razavi, "Principal of Data Conversion System Design", *IEEE Press Circuit and System society*, Ch-6, pp-96-147.

[29] G. Zhang, "A Low-Power Pipeline ADC with Front-End Capacitor Sharing", *Master of Applied Science thesis University of Toronto*, Ch-3, pp-17-26.

[30]http://www.maximintegrated.com/app-

notes/index.mvp/id/283.

[31] P.E. Allen, D.R. Holberg, "CMOS Analog Circuit Design", *International student edition oxford university press-2010*, Ch-8,9, pp-439-483 and 492-561.

[32] B. Razavi, "Design of Analog CMOS Integrated Circuits", *Tata McGraw-Hill Edition-2002*, Ch-9, pp-291-336.