Design and simulation of 64 point FFT using Radix 4 algorithm for FPGA Implementation

K.Sreekanth Yadav1, V.Charishma2, Neelima koppalla3

1 M. Tech (VLSI), Department of ECE, Sree VidyaniKethan Engineering College, Tirupati, India
2 Assistant Professor, Department of ECE, Sree VidyaniKethan Engineering College, Tirupati, India

Abstract - The Fast Fourier Transform (FFT) is one of the rudimentary operations in field of digital signal, image processing and FFT processor is a critical block in all multi-carrier systems used primarily in the mobile environment. Fast Fourier transform (FFT) is an efficient implementation of the discrete Fourier transform (DFT). The portability requirement of these systems is mainly responsible for the need of low power FFT architectures. In this study, the development of 64 point FFT, based on Decimation-In-Time (DIT) domain using Radix-4 algorithm. The complex multiplier is one of the most power consuming block in the FFT processor. A significant property of the proposed method is that the critical path of the address generator is independent from the FFT transform length N, making it extremely efficient for large FFT transforms. The results confirm the speed and area advantages for large FFTs. Although only radix-4 FFT address generation is presented in the paper, it can be used for higher radix FFT.

Keywords - Pipelined FFT, Switching activity, Coefficient ordering, DIT.

I. INTRODUCTION

Fast Fourier transform (FFT) is one of the key components for various signal processing and communications applications such as software defined radio and OFDM. A typical FFT processor is composed of butterfly calculation units, an address generator and memory units. This study is primarily concerned with improving the performance of the address generation unit of the FFT processor by eliminating the complex critical path components. Pease observed that the two data addresses of every butterfly differ in their parity. Parity check can be realized by modulo-r addition in hardware. Based on Pease’s observation, [1] Cohen proposed simplified control logic for radix-2 FFT address generation. Johnson proposed a similar way to realize radix-r FFT addressing.

This method, the address generator is composed of several counters, barrel shifters, multiplexers and adder units. Other FFT processors have been designed to realize high-radix FFT [2]. A common drawback of all these methods is the need for successive addition operations to realize the address generation. The number of addition operations depends on the length of the FFT, so the address generation speed is slower as the FFT transform length increases. Several methods have been proposed to avoid the addition for radix-2 FFT but these methods cannot be used for higher radix FFT. This study presents a new architecture to realize the address generation for radix-4 FFT. The new address generator is composed of counters, barrel shifters, multiplexers and registers, but no addition operation is required. The critical path of the address generator is shorter, and furthermore, the critical path of this address generator is independent of the FFT length making it extremely efficient for long length FFT.

II. PARTIAL-COLUMN RADIX-2 AND RADIX-2/4 FFTS

Parallel FFT processors can be divided into the following principal classes’ fully parallel, pipelined, column, and partial-column. In general, the pipelined FFTs have been popular due to their principal simplicity. [4] The advantage in using partial-column organization is that partial column processing is saleable where as in pipeline and column FFTs the number of butterfly units is dependent on the FFT size. The partial-column organization can also be combined to pipeline class, which results in parallel pipelines as proposed. [6] The high-level organization of the FFT processor is not the only characteristic, which defines the key properties of the implementation. Most of the power in FFT processor is consumed by the butterfly operations. Therefore, the power optimizations should be performed for butterfly units. Butterfly units can be realized with several different principles. Butterfly units based on bit-parallel multipliers, CORDIC, and DA have been reported. The organization of the proposed energy-efficient partial-column FFT processor is described in the following sections.

1) Organization: In general, in the partial-column processing all operands to the butterfly computations are transferred simultaneously from the memory implying need for high memory bandwidth [9]. In our approach, the butterfly units are pipelined in a sense that a single operand (2K-bit word if real and imaginary parts take K bits each) is transferred to the butterfly unit at a time, thus each butterfly unit has a dedicated bus to and from memory. Such an
arrangement increases the computation time but this can be compensated by increasing the number of butterfly units [7].

Our approach is to minimize the RAM storage, thus the computation is performed in-place, i.e., results of butterfly units are stored into the same memory locations they were obtained. Therefore, N complex-valued memory Locations are needed for an N-point FFT. The organization requires that there are 2M-ports in the RAM memory. When M butterfly units with throughput of one is used. This can be arranged with multi-port memories, but more area-efficient approach is to use interleaved memories with a conflict-free access scheme. This arrangement requires that for an N-point FFT, there are 2M single-port memories with N/2M words and the memories are interconnected with a permutation network. Butterfly operation and these are discussed in the following sections.

III. PROPOSED METHOD RADIX 4

The N-point discrete Fourier transform is defined by

\[ X(k) = \sum_{n=0}^{N-1} x[n] W_N^{nk} e^{-j2\pi nk/2} \]

where k = 0, 1, 2, ..., N-1

The N-point FFT can be decomposed to repeated micro operations called butterfly operations [6]. When the size of the butterfly is r, the FFT operation is called a radix-r FFT. For FFT hardware realization, if only one butterfly structure is implemented in the chip, this butterfly unit will execute all the calculations recursively. If parallel and pipeline processing techniques are used, an N point radix-r FFT can be executed by N/(r log N) clock cycles. This indicates that a radix-4 FFT can be four times faster than a radix-2 FFT.

Fig. 1 shows the signal flow graph of 64-point radix-4 FFT, and Fig. 1 shows the general structure of the radix-4 butterfly. For hardware realization of FFT, multi-bank memory and "in place" addressing strategy are often used to speed-up the memory access time and minimize the hardware consumption. For radix-r FFT, r banks of memory are needed to store data, and each memory bank could be two-port memory. With "in-place" strategy, the r outputs of the butterfly can be written back to the same memory locations of the r inputs, and replace the old data. In this case, to realize parallel and pipelined FFT processing, an efficient addressing scheme is needed to avoid the data conflict. A popular addressing scheme for radix-r (r>2) was presented by Johnson, however due to the modulo-r addition, this method is slow and the speed depends on the length of FFT.

IV. ALGORITHM

The First designed chip is an FFT processor. The FFT processor has a central position both in the OFDM transmitter and receiver. The FFT is a computationally demanding operation that requires an ASIC implementation to reach high performance, i.e. high throughput combined with low energy consumption. The FFT and IFFT Equations has the property that, if

\[ \text{FFT}(\text{Re}(x_i)+j\text{Im}(x_i)) = \text{Re}(X_i)+j\text{Im}(X_i) \]
\[ \text{IFFT}(\text{Re}(X_i)+j\text{Im}(X_i)) = \text{Re}(x_i)+j\text{Im}(x_i), \]

where \( x_i \) and \( X_i \) are N words long sequences of complex valued, samples and sub-carriers respectively, then

\[ \frac{1}{N} \times \text{FFT}(\text{Im}(X_i)+j\text{Re}(X_i)) = \text{Im}(x_i)+j\text{Re}(x_i). \]

Thus, it is only necessary to discuss and implement the FFT equation. To calculate the inverse transform, the real and imaginary part of the input and output are swapped. Since N is a power of two, scaling with \( 1/N \) is the same as right shift the binary word \( \log_2(N) \) bits. Even simpler, is to just remember that the binary point has moved \( \log_2(N) \) bits to the left. Not performing the bit shift until, if ever, it is necessary, which depends on how the output from the IFFT will be used.
The FFT algorithm can be realized with a butterfly operation as the basic building block. There are two types of butterfly operations, decimation in time (DIT) and decimation in frequency (DIF). The difference between DIT and DIF lies in the position of the twiddle factor multiplication, which is either performed before or after the subtraction and addition. Since the FFT is based on divide and conquer, it will be most efficient if the input sequence is of length \( N = rp \), where \( N \) is called point, \( r \) is called radix, and \( p \) is a positive integer. To compute an \( N \)-point FFT, \( p \) stages of butterflies are connected.

V. ARCHITECTURAL DESIGN

The FFT processor will calculate a 64-point FFT on incoming data. For the radix 4 algorithm, the first 3 stages of the flow graph involve choosing every 8th term to yield 8 octets, and for the last 3 stages, every successive octet makes up the input the FFT processor. The Fig. 1 is the flow graph for the decimation in frequency algorithm.

The FFT data-path is as shown below, from the point data enters the processor module from memory, to the point where it is written back to memory. Red lines represent the control signals and their delayed versions. A ‘D’ is prefixed to represent the delayed versions of the original signal, each D signifies a clock delay [7]. The pipeline is 4 stages long, and completes 3 stages of the FFT calculation before writing the data the data back to memory. Another point to note is that data is always written out to the memory from Register Bank 2, and it is always read to Register bank 1. The two register banks allow 2 octets to be in the pipeline at any given time. In place computations make it a simplified design. The outputs of the FFT computation are in bit-reversed order, and need to be shuffled back into normal order. The results of butterfly computations are scaled down by a factor of 2 to avoid arithmetic overflow. The 64 point FFT takes a total of 196 cycles. Clocking the processor at 40 MHz will result a latency of about 2 microseconds.

The FFT processor has a modular design and comprises of three modules. They are
A. Butterfly Processor
B. Address Generation Unit (AGU)
C. Micro-Coded State Machine(MCSM )

A. Butterfly Processor: The Butterfly processor’s task is to carry out the complex butterfly computation as shown in fig.4.

\[
X(k) = \sum_{n=0}^{N-1} x[n] W_N^{nk}
\]

where \( k=0,1,2,3 \) and \( W_N^k = \exp(-2\pi j \frac{r}{N}) \)

To avoid using a complete digital multiplier to carry out multiplication with the twiddle factors, we used CSD (canonical signed digit multiplication, using shifts and adds). The results desired multiplication is controlled by 2 stages of multiplexing feeding into the CSD’s. The butterfly processor has two pipelined stages. The data-path of the butterfly processor as shown in fig. 5.
B. Address Generation Unit (AGU): The address generation unit controls the address bus going to memory. The FFT processor reads and writes from and to the 8 dual port memory banks concurrently (each address is 3 bits). The address mapping scheme ensures that no memory location is read from and written to at the same time [3]. There are 8 read address buses, and 8 write address buses. The computations are in place, which simplifies the address generation unit.

C. Micro-coded State Machine: The Micro-coded state machine stores and generates all the control signals for the FFT processor’s operation at every, its progression is controlled by the clock. A reset signal en_fft resets the state machine counter and signals the beginning of a new 64-point FFT calculation. Upon completion the FFT processor asserts a done_fft signal to communicate the completion of the 64-point FFT. To perform an Inverse Fast Fourier Transform, all we need to do is swap the real and imaginary parts.

VI. RESULTS AND DISCUSSION

The simulated waveforms of Address Generation Unit, where the top to signals indicates read data and write data respectively is shown in fig. 6. It shows no memory location is read from and written to at the same time.

Fig. 6 Simulation Results in Address Generation Unit (AGU)

The simulated waveforms of control unit, where the top to signals indicates clk,fft enable and all control signals is shown in fig. 7.

Fig. 7 Simulation Results in Control Unit

VI. RESULTS AND DISCUSSION

The simulated waveforms of Address Generation Unit, where the top to signals indicates read data and write data respectively is shown in fig. 6. It shows no memory location is read from and written to at the same time.

Fig. 6 Simulation Results in Address Generation Unit (AGU)

The simulated waveforms of control unit, where the top to signals indicates clk,fft enable and all control signals is shown in fig. 7.

Fig. 7 Simulation Results in Control Unit

Fig. 8 Simulation Results in Butterfly Unit

The simulation results of Butterfly Unit is shown in fig. 8 and the simulated waveforms of 64 point FFT using Radix-4 algorithm is shown in fig. 9, where the top to signals indicates Butterfly operation and address generation and dual port RAM.

VII. CONCLUSION

This paper presented a new, very high speed FFT architecture based on the Radix-4³ algorithm. A fully pipelined, systolic processing core of a 64-point FFT has been implemented in both FPGA and standard cell technologies and validated in the former case. The results demonstrate the very high operating frequencies and the low latencies of both the FPGA and VLSI implementations. The proposed FFT architecture demonstrates a significant latency reduction compared to existing solutions and at the same time, has reduced data memory required and improved multiplier utilization while occupying a smaller silicon area occupation consuming less power compared to similar solutions. The modular design of the Radix-4³ allows them to be easily incorporated into larger systems for computing large scale FFTs while a fully registered, systolic architecture assures maximum operating frequency. Future research by our group will focus on the implementation of a reconfigurable FFT architecture, capable of performing the FFT transform of 64, 4K, 256K or 16M complex points.

REFERENCES


K. Shreekant yadav, Student, is currently Pursuing his M.Tech VLSI., in ECE department of Sree Vidyanikethan Engineering College, Tirupati. He has completed B.Tech in Electronics and Communication Engineering in Jawaharlal Nehru Technological University, Anantapur. His research areas are VLSI, Digital IC Design, and VLSI and Signal processing.

MS. V. Charishma, Assistant Professor, Department of ECE, Sree Vidyanikethan Engineering College (Autonomous), Tirupati, India. She has completed M.Tech in VLSI Design, in Satyabhama University. Her research areas are Digital IC Design, VLSI Technology

MS. K. Neelima, Assistant Professor, Department of ECE, Sree Vidyanikethan Engineering College (Autonomous), Tirupati, India. She has completed M.Tech in VLSI Design, in Satyabhama University. Her research areas are RFIC Design, Digital Design, VLSI Signal Processing