# International Journal of Engineering Trends and Technology (IJETT) – Volume 23 Number 9- May 2015

# Low Power Layout Design of Priority Encoder Using 65nm Technology Amritesh Ojha<sup>1</sup>, Rajesh Mehra<sup>2</sup>

<sup>1</sup>ME Scholar, <sup>2</sup>Associate Professor National Institute of Technical Teachers' Training & Research Chandigarh, India-160019

Abstract— this paper provides comparative performance analysis of power and area of 4 bit priority encoder using 65nm technology. Two priority encoder approaches are presented, one with semi custom and the other with full custom. The main objective is to compare semi custom and full custom designed layout on the basis of two parameters which is power and area. Both the semi custom circuit simulation and full custom has been done by manually layout created. Creation of layout in both types of method is done at 65nm CMOS technology. The simulation results show that priority encoder using full custom design has improved power efficiency by 0.86 µW and effective area by 12.40 µm<sup>2</sup>.

#### Keywords- Priority Encoder, Low power, CMOS, 65nm.

#### I. INTRODUCTION

Nowadays, priority encoder has been widely utilized in high-performance critical applications which persistently impose special design constraints in terms of high-frequency, low power consumption, and minimal area [1]. In the growth of the integrated circuit towards large integration density with high operating frequency the concern issues are power, delay and smaller silicon area with higher speed [2]. The tremendous growth in portable electronics systems, the designers prime research are in low power nano-electronics technology to achieve a good-drivability, noise-robustness and low-energy operations for deep-sub micrometer and to extend the battery life of the system [3]. As VLSI technology enters nanometre regime, placement has become a critical step in VLSI design flow. The two major causes are both related to the increasing dominance of interconnect in nanometre-scale VLSI technologies [4]. Priority encoders are used in a number of computer systems as well as other applications. When several process, modules, or unit's request a single hardware (or software) resource, a decision has to be made to allow a single request to use such a resource. The priority encoder implements a fixed selection function where the resource is granted to the request with the highest priority [5]. The development of digital integrated circuits is challenged by higher power consumption [6]. As the computer systems become more compact the area of the PE becomes a key parameter in the design of the system. And at the same time, the overwhelming demand for portable electronics encourages the development of a power optimized PE structure [7]. This paper discusses comparison between 4 bit priority encoder design between Semi custom layout using static CMOS logic and full-custom layout using static CMOS logic at 65nm technology. Industrial 65nm processes have been introduced by Toshiba in 2002, Fujitsu, NEC and STMicroelectronics in 2003 and by Intel in 2004. With transistor channels ranging from 30nm to 50nm in size (30 to 50 billionth of a meter), comparable to smallest microorganisms this technology is truly nanotechnology [8]. Here Microwind3 is used to draw the layout of the CMOS circuit [9]. In digital electronic an encoder is the logic device that converts 2N input signals to N-bit coded outputs. The output of a priority encoder is the binary representation of the ordinal number starting from zero of the most significant input bit. If two or more inputs are given at the same time, the input having the highest priority will take precedence.

#### **II. PRIORITY ENCODER DESIGN**

This 4 bit priority encoder circuit is designed to control interrupt requests by acting on highest priority request with output produced by the desired bit. The truth table of priority encoder is given in Table1. The X are don't care condition that designate the fact that the binary values represent either 0 or 1.Input D3 has highest priority, so regardless of the value of other inputs, when the input is 1, the output Y1, Y2 is 11. D2 has the priority level. The output is 10 if D2 =1 and D3 = 0, irrespective of the values of the other two lower priority inputs, the outputs for D3 is generated only if higher priority inputs are 0, and so on down the priority level. A valid output indicator V is set to 1 only when one or more of the inputs are equal to 1. If all the inputs are equal to 0, V is equal to 0, and the other two outputs (Y1 and Y0) of the circuit are not used [10].

TABLE I TRUTH TABLE FOR PRIORITY ENCODER

| Truth Table for 4 bit Priority Encoder |    |    |    |         |    |   |  |
|----------------------------------------|----|----|----|---------|----|---|--|
| Inputs                                 |    |    |    | Outputs |    |   |  |
| D0                                     | D1 | D2 | D3 | Y1      | Y0 | V |  |
| 0                                      | 0  | 0  | 0  | X       | X  | 0 |  |
| 1                                      | 0  | 0  | 1  | 0       | 0  | 1 |  |
| Х                                      | 1  | 0  | 0  | 0       | 1  | 1 |  |
| Х                                      | Х  | 1  | 0  | 1       | 0  | 1 |  |
| Х                                      | Х  | Х  | 1  | 1       | 1  | 1 |  |
|                                        |    |    |    |         |    |   |  |

# International Journal of Engineering Trends and Technology (IJETT) – Volume 23 Number 9- May 2015

Fig.1.Shows the logic diagram of 4 bit priority encoder which consists two 2 input OR gates, one 4 inputs OR gate, one 2 input AND gate and one inverter.



Fig. 1 Logic level priority encoder

Now replacing the basic logic gates used in above logic level diagram by their static CMOS logic using DSCH represented in fig. 2. The DSCH program is a logic editor and simulator. DSCH is used to validate the architecture of logic circuit before microelectronics design is started [11]. Fig. 2 shows the CMOS implemented 4 bit priority encoder on DSCH3.CMOS semiconductors have both PMOS and NMOS transistors and only one of them is on at any instant of time



Fig. 2 CMOS equivalent on DSCH3

Fig.3.shows the output simulation of CMOS equivalent of 4 bit priority encoder on DSCH.



Fig.3 Simulation result of equivalent CMOS logic

The DSCH program is a logic editor and simulation. It provides user-friendly and fast simulation [12].

#### III. PRIORITY ENCODER LAYOUT SIMULATION

This section consist two design layout simulation mainly semi custom layout and full custom layout. Semi custom layout has been developed on Microwind3.1. It gives an idea about interconnections between two different metal layers polysilicon layer and metal layers got connected. It also gives an idea about lambda rule to design our desired logic circuit. Fig 4 Shows the Semi custom layout generated on Microwind3.1 of 4 bit priority encoder when we use static CMOS logic gates. So this is the gate level implementation of our desired logic level circuit.



Fig.4 Semi custom layout using static CMOS logic

The simulation result is shown in fig 5



Fig. 5 Simulation result of Semi custom layout

# International Journal of Engineering Trends and Technology (IJETT) – Volume 23 Number 9- May 2015

Fig.6. shows the full custom design layout using static CMOS logic using Microwind3.1 on 65nm technology.

# IV. RESULT ANALYSIS

Fig. 6 Full-Custom layout using static CMOS logic

### Fig. 7.Shows the simulation result of full-custom layout



Fig.7.Simulation result of full-custom layout

Comparative analysis between semi custom layout and full custom design layout of 4 bit priority encoder is shown in table.2. Comparison is based on the factor responsible for factors affecting performance of priority encoder are power dissipation and surface area used. Comparison shows that fullcustom design based 4 bit priority encoder is better than semi custom layout in terms of power consumption and efficient area. This improvement is done because of flexibility of placement and routing in full custom design than semi custom. Both design techniques are used foundry 65nm technology

TABLE II Comparative Performance Analysis

| Parameters                 | Semi Custom Layout<br>Design | Full Custom<br>Design |
|----------------------------|------------------------------|-----------------------|
| Power<br>(µW)              | 5.56                         | 4.69                  |
| Area<br>(µm <sup>2</sup> ) | 95.6                         | 83.2                  |

Fig 8 and fig 9 represents the comparison on Column chart for power and area respectively.



Fig.8 Power Graph for semi custom and full custom design (unit in  $\mu W)$ 



Fig.8 Area Graph for semi custom and full custom design (unit in  $\mu m^2)$ 

## V. CONCLUSIONS

From the above analysis it can be concluded that full custom is more useful technique to reduce power consumption and surface area. Thus as shown in table II power consumption is reduced by 15.57% and area is reduced by 12.97% for full custom.

In the future work full custom design for priority encoder for more number of bits by using techniques like domino CMOS logic can be design.

#### REFERENCES

- Saleh Abdel-hafeez and Shadi Harb, "A VLSI High-Performance Priority Encoder Using Standard CMOS Library", IEEE Transactions on Circuits and Systems—II: Express Briefs, Vol. 53, No. 8, pp. 597-601, 2006
- [2] Swati Sharma, Rajesh Mehra, "Area & Power Efficient Design of XNOR-XOR Logic Using 65nm Technology", International Journal of Engineering and Technical Research, pp.57-60, 2014
- [3] Sushil B. Bhaisare, Sonalee P. Suryawanshi, Sagar P. Soitkar: Design of Low Power One Bit Hybrid CMOS Full Adder Cells"A New Efficient Design of A Power Aware Full Adder", IJETT- Volume 4, Issue5-,pp, 1810-1814, 2013
- [4] Min Pan and Chris chu "IPR: An Integrated Placement and Routing Algorithm" Design and Automation Conference 2007, June 4-8, 2007, San Diego, California, USA
- [5] José G. Delgado-Frias, and Jabulani Nyathi, "A High-Performance Encoder with Priority Lookahead", IEEE Transactions on Circuits and Systems—I: Fundamental Theory and Applications, Vol. 47, No. 9, pp.1390-1393, 2000
- [6] Pushpa Saini, Rajesh Mehra, "A Novel Technique for Glitch and Leakage Power Reduction in CMOS VLSI Circuits", International Journal of Advanced Computer Science and Applications, Vol. 3, No. 10,pp.161-168 2013
- [7] Cheong KUN, Shaolei Quan, and Andrew Mason, "A Power-Optimized 64-Bit Priority Encoder Utilizing Parallel Priority Look-Ahead", International Journal of Ad hoc, Sensor & Ubiquitous Computing (IJASUC), Vol.1, no.3, pp.85-91, 2010
- [8] Etienne SICARD, Syed Mahfuzul Aziz:"Introducing 65nm technology in Microwind3", Microwind application Notes, pp. 3, 2006
- [9] Vandana Choudhary, Rajesh Mehra:"2- Bit Comparator Using Different Logic Style of Full Adder", International Journal of Soft Computing and Engineering (IJSCE), Volume-3, Issue-2,pp. 277-279,2013
- [10] M. Morris Mano, Michael D. Ciletti:"Digital Design", Pearson Education Inc., pp. 167-168, Fourth Edition, 2008
- [11] Etienne SICARD: User's Manual: Microwind and DSCH", Version 3,pp. 7, 2006
- [12] I. Hassoune, D. Flandre, I. O'Connor and J.D.Legat: ULPFA: A New Efficient Design of A Power Aware Full Adder", IEEE Transactions on Circuits and Systems I-5438,pp.2066-2074, 2008