High secured and area optimized Online Memory Testing for efficient Fault Diagnostic Systems

  ijett-book-cover  International Journal of Engineering Trends and Technology (IJETT)          
  
© 2013 by IJETT Journal
Volume-4 Issue-2                       
Year of Publication : 2013
Authors :  Takkellapati Venu Gopi , Nelarapu Yelli Mahesh , Ippala Yasodhara Reddy , Mallireddy Leela Krishna Sankara Renuka Reddy , N.veeraiah

Citation 

Takkellapati Venu Gopi , Nelarapu Yelli Mahesh , Ippala Yasodhara Reddy , Mallireddy Leela Krishna Sankara Renuka Reddy , N.veeraiah. "High secured and area optimized Online Memory Testing for efficient Fault Diagnostic Systems". International Journal of Engineering Trends and Technology (IJETT). V4(2):125-131 Feb 2013. ISSN:2231-5381. www.ijettjournal.org. published by seventh sense research group

Abstract

The main intention of th is project is to recommend a fault diagnoses structure for revealing of any software or hardware or permanent failures in the embedded read only memories. BIST controller, along with row selector and column selector is designed to meet necessities of at speed test thus enabling detection of timing defects. The projected approach offers a simple test flow and does not requ ire intensive communications between a BIST controller and a tester. The system rests on partitioning of rows and columns of the memory array by employing low cost test logic. It is intended to meet requirements of at - speed test thus enabling detection of timing defects.

References

[1] B. T. M urray and J. P. Hayes, “Testing ICs: Getting to the core of the problem”, Computer , vol 29, pp. 32 - 38, November 1996.
[2] M. Abramovici, M. A. Breuer and A. D. Friedman, “ Digital System Testing and Testable Design ”, IEEE Press, New York, 1990.
[3] J. Rajsk i and J. Tyszer, “Design of phase shifters for BIST applications”, Proc. IEEE VTS , pp. 218 - 224, 1998.
[4] H. Al - Asaad, B. T. Murray and J. P. Hayes, “On - line BIST for embedded systems”, IEEE Design and Test of Computers , vol 15, pp. 17 - 24, October - December 1998.
[5] P. Bardell, W. McAnney and J. Savir, “ Built in Self - test for VLSI: Pseudorandom Techniques ”, John Wiley and Sons, New York, NY, 1987.
[5] J. Rajski and J. Tyszer, “Diagnosis of scan cells in BIST en - vironment,” IEEE Trans. Comput., vol. 48, no. 7, pp. 724 – 731, Jul. 1999.
[6] J. Rajski, N. Tamarapalli, and J. Tyszer, “Automated synthesis of phase shifters for built - in self - test applications,” IEEE Trans. Comput. - Aided Design, vol. 19, no. 10, pp. 1175 – 1188, Oct. 2000.
[7] J. Rajski, N. Mukherjee, J. Tyszer, and A. Pogiel, “Fault diagnosis in memory BIST environment,” U.S. Patent Applicat. 20110055646, Sep. 18, 2008.
[8] C. Selva, R. Zappa, D. Rimondi, C. Torelli, and G. Mastrodomenico, “Built - in self diagnosis device for a random access memory and method of diagnosing