Parametric Analysis of Prototyped Differential Amplifier using Double-Gate MOSFET

Parametric Analysis of Prototyped Differential Amplifier using Double-Gate MOSFET

  IJETT-book-cover           
  
© 2023 by IJETT Journal
Volume-71 Issue-6
Year of Publication : 2023
Author : Thabiso Tekisi, Viranjay M. Srivastava
DOI : 10.14445/22315381/IJETT-V71I6P205

How to Cite?

Thabiso Tekisi, Viranjay M. Srivastava, "Parametric Analysis of Prototyped Differential Amplifier using Double-Gate MOSFET," International Journal of Engineering Trends and Technology, vol. 71, no. 6, pp. 33-46, 2023. Crossref, https://doi.org/10.14445/22315381/IJETT-V71I6P205

Abstract
A differential amplifier using Double-Gate (DG) MOSFET has been designed in this research work. The designed MOSFET-based differential amplifier uses BF998 MOSFET because of its capacity to reduce Short-Channel Effects (SCE) and gate current leakage. The basic information and operation of DG MOSFET and differential amplifier have been discussed. Mathematical modeling has been performed to analyze the designed differential amplifier to evaluate its performance parameters such as (i) single input – single out the gain, (ii) single input differential output voltage gain, (iii) common-mode input gain, (iv) common mode rejection ratio (CMRR),(v) frequency response, and (vi) comparative analysis. The single input – single output voltage gain, single input – differential output voltage gain, common-mode gain (differential output), common mode rejection ratio, and frequency response simulation results were obtained as -6.8 V/V, -13.1 V/V, 39 µV/V, 67.18 kV/V, and 60 MHz, respectively. This model is suitable for low-power / energy devices.

Keywords
Prototype design, Double-gate MOSFET, Differential amplifier, Low-power /energy device, Microelectronics, Nanotechnology, VLSI.

References
[1] Javier Martin-Martinez et al., "Time-Dependent Variability Related to BTI Effects in Mosfets: Impact on CMOS Differential Amplifiers," IEEE Transactions on Device and Materials Reliability, vol. 9, no. 2, pp. 305-310, 2009.
[CrossRef] [Google Scholar] [Publisher Link]
[2] Ivailo Milanov Pandiev, “Modeling and Simulation of Monolithic Single-Supply Power Operational Amplifiers,” Energies, vol. 14, no. 15, 2021.
[CrossRef] [Google Scholar] [Publisher Link]
[3] G. Pei, and E. C. Kan, "Independently Driven DG Mosfets for Mixed-Signal Circuits: Part II-Applications on Cross-Coupled Feedback and Harmonics Generation," IEEE Transactions on Electron Devices, vol. 51, no. 12, pp. 2094-2101, 2004.
[CrossRef] [Google Scholar] [Publisher Link]
[4] Uchechukwu A. Maduagwu, and Viranjay M. Srivastava, “Realization with Fabrication Parallel-Gate MOSFET Based Differential Amplifier,” International Journal of Emerging Trends in Engineering Research, vol. 8, no. 9, pp. 6599-6608, 2020.
[CrossRef] [Publisher Link]
[5] J. K. Kasthuri Bha, and P. Aruna Priya, “Low Power & High Gain Differential Amplifier Using 16 Nm Finfet,” Microprocessors and Microsystems, vol. 71, pp. 1-6, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[6] M.Aruna Devi, and A.Jagadeeswaran, "Design of Low Power Sense Amplifier Flip Flop Using GDI and Finfet Techniques," SSRG International Journal of Electronics and Communication Engineering, vol. 5, no. 5, pp. 4-10, 2018.
[CrossRef] [Google Scholar] [Publisher Link]
[7] Monika Mehra, and R P Singh, "Analysis and Design of MOS Differential Amplifier," Journal of Emerging Technologies and Innovative Research, vol. 5, no. 9, pp. 259-264, 2018.
[Publisher Link]
[8] Shivani M Aderao, and Sushmakejgir, "Design of CMOS Multistage High Gain Differential Amplifier Using Cadence," Interna-tional Journal of Electrical, Electronics and Data Communication, vol. 6, no. 6, pp. 50-53, 2018.
[Publisher Link]
[9] Saud Almusallam, and Ali Ashkanani, "Differential Amplifier Using CMOS Technology," International Journal of Engineering Research and Application, vol. 9, no. 2, pp. 31-36, 2019.
[Publisher Link]
[10] Samarla.Shilpa, and J Srilatha, "Design and Analysis of High Gain Differential Amplifier Using Various Topologies," International Research Journal of Engineering and Technology, vol. 4, no. 5, pp. 636-640, 2017.
[Google Scholar] [Publisher Link]
[11] Surya Prasath, and T. Aruna, "Design of Low Noise Amplifier Using MOSFET Transistor for X-Band Application," International Research Journal of Innovations in Engineering and Technology, vol. 4, no. 2, pp. 76-80, 2020.
[Google Scholar] [Publisher Link]
[12] H. Kakarla, and A. M. Alagirisamy, "A Low Power Operational Amplifier Design Using 18 Nm Fin-FET Technology for Bio-medical Applications," European Journal of Molecular & Clinical Medicine, vol. 7, no. 1, pp. 2322-2332, 2020.
[Google Scholar] [Publisher Link]
[13] K. S. Sudharshan, and B. Divakar, "Design and Simulation of Error Amplifier Used in Power Management Chips," International Journal of Recent Technology and Engineering, vol. 8, no. 4, pp. 2123-2126, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[14] Hee Dae An et al., “Design of a Capacitorless DRAM Based on a Polycrystalline-Silicon Dual-Gate MOSFET with a Fin-Shaped Structure,” Nanomaterials, vol. 12, no. 9, 2022.
[CrossRef] [Google Scholar] [Publisher Link]
[15] G. Gelao et al., “Analysis of Limits of CNTFET Devices through the Design of a Differential Amplifier,” ECS Journal of Solid-State Science and Technology, vol. 10, no. 6, 2021.
[CrossRef] [Google Scholar] [Publisher Link]
[16] Jagdeep K. Sahani, Shruti Suman, and P. K. Ghosh, "Design of Operational Transconductance Amplifier Using Double Gate MOSFET," Innovative Systems Design and Engineering, vol. 5, no. 2, pp. 42-56, 2014.
[Google Scholar] [Publisher Link]
[17] Avinash Kadam et al., "Design and Analysis of Double-Gate MOSFET Operational Amplifier in 45 Nm CMOS Technology," International Journal of Science Technology & Engineering, vol. 2, no. 12, pp. 117-122, 2016.
[Google Scholar] [Publisher Link]
[18] Swarnil Roy et al., "Circuit Performance Analysis of Graded Doping of Channel of DGMOS with High‐K Gate Stack for Analogue and Digital Application," IET Circuits, Devices & Systems, vol. 13, no. 3, pp. 337-343, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[19] Mohammed Maqsood, and S. P. Venu Madhava Rao, "Realization of Analog Circuits Using Double Gate MOSFET at 32nm CMOS Technology," National Conference on Emerging Trends in Advanced Communication Technologies (NCETACT), India, no. 2, pp. 21-26, 2015.
[Google Scholar] [Publisher Link]
[20] Y.-H. Tai et al., "Boosted Gain of the Differential Amplifier Using the Second Gate of the Dual-Gate A-IGZO TFTs," IEEE Electron Device Letters, vol. 33, no. 12, pp. 1729-1731, 2012.
[CrossRef] [Google Scholar] [Publisher Link]
[21] Suvashan Pillay, and Viranjay M. Srivastava, “Realization with Fabrication of Double-Gate MOSFET Based Class-AB Amplifier,” International Journal of Electrical and Electronic Engineering & Telecommunications, vol. 9, no. 6, pp. 399-408, 2020.
[Google Scholar] [Publisher Link]
[22] Suvashan Pillay, and Viranjay M. Srivastava, “Design and Comparative Analysis of Active-Loaded Differential Amplifier Using Double-Gate MOSFET,” SN Applied Sciences, vol. 4, no. 8, pp. 1-15, 2022.
[CrossRef] [Google Scholar] [Publisher Link]
[23] Japheth E. Pakaree, and Viranjay M. Srivastava, “Realization with Fabrication of Double-Gate MOSFET Based Differential Amplifier,” Microelectronics Journal, vol. 91, pp. 70-83, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[24] Discrete Semiconductors, BF998; BF998R Silicon N-Channel Dual-Gate MOS-Fets, Datasheet, Philips Semiconductor, 1996.
[Google Scholar]
[25] Muneer Aboud Hashem, "Analysis and Simulation of MOSFET Differential Amplifier," Journal of Engineering and Sustainable Development, vol. 23, no. 6, pp. 1-10, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[26] Xhino M. Domi, Emadelden Fouad, and Muhammad S. Ullah, "Parametric Variations of Transistor Doping Profiles for Ultra Low Power Applications," SSRG International Journal of VLSI & Signal Processing, vol. 5, no. 3, pp. 23-27, 2018.
[CrossRef] [Google Scholar] [Publisher Link]
[27] A. S. Sedra, and K. C. Smith, Microelectronics Circuits: Theory and Applications, 7th Ed., Oxford University Press, USA, 2014.
[Google Scholar]
[28] Viranjay M. Srivastava, and Ghanshyam Singh, MOSFET Technologies for Double-Pole Four Throw Radio Frequency Switch, Springer International Publishing, 2014.
[CrossRef] [Google Scholar] [Publisher Link]
[29] Viranjay M. Srivastava, “Relevance of VEE Programming for Measurement of MOS Device Parameters,” IEEE International Advance Computing Conference (IACC), Patiala, India, pp. 205-209, 2009.
[Google Scholar]
[30] Abhinav Gupta et al., “A Novel Approach to Investigate Analog and Digital Circuit Applications of Silicon Junction-less-Double-Gate (JL-DG) Mosfets,” Silicon, vol. 14, pp. 7577–7584, 2022.
[CrossRef] [Google Scholar] [Publisher Link]
[31] Elliot O. Omoru, and Viranjay M. Srivastava, “Testing and Analysis of MOSFET Based Absorber Integrated Antenna for 5G/Wimax/WLAN Applications,” Nanomaterials, vol. 12, no. 17, pp. 1-15, 2022.
[CrossRef] [Google Scholar] [Publisher Link]
[32] Amara Amara, and Olivier Rozeau, Planar Double-Gate Transistor: From Technology to Circuit, Springer, Netherlands, 2009.
[CrossRef] [Google Scholar] [Publisher Link]
[33] Gouri Shashank Deo et al., “Performance Analysis of BIMOS Differential Pair with Active Load, Wilson and Widlar Current Mirrors, and Diode Connected Topology,” 4th International Conference on Intelligent Computing and Control Systems (ICICCS), India, pp. 99-104, 2020.
[CrossRef] [Google Scholar] [Publisher Link]
[34] Chandan Kumar Sarkar, Technology Computer-Aided Design: Simulation for VLSI MOSFET, Taylor & Francis CRC Press, FL, USA, 2013.
[Publisher Link]
[35] Jonghwan Lee, "Unified Model of Shot Noise in the Tunneling Current in Sub-10 Nm Mosfets," Nanomaterials, vol. 11, no. 10, pp. 1-8, 2021.
[CrossRef] [Google Scholar] [Publisher Link]
[36] Ravinder Kumar, Munish Kumar, and Viranjay M. Srivastava, “Design and Noise Optimization of RF Low Noise Amplifier for IEEE Standard 802.11a WLAN,” International Journal of VLSI Design and Communication Systems, vol. 3, no. 2, pp. 165-173, 2012.
[Google Scholar] [Publisher Link]
[37] BF904WR: N-Channel Dual-Gate MOSFET, NXP Semiconductor, Product Specification, 2010.
[38] J. G. Fossum, and D. S. Lee, “A Physical Model for the Depend ence of Carrier Lifetime on Doping Density in Nondegenerate Silicon,” Solid State Electronics, vol. 25, no. 8, pp. 741–747, 1982.
[CrossRef] [Google Scholar] [Publisher Link]
[39] Keunwoo Kim, and J.G. Fossum, “Double-Gate CMOS: Symmetrical Versus Asymmetrical-Gate Devices,” IEEE Transaction Electron Devices, vol. 48, no. 2, pp. 294-299, 2021.
[CrossRef] [Google Scholar] [Publisher Link]
[40] Ming Xu, J. Sun, and F. C. Lee, "Voltage Divider and Its Application in the Two-Stage Power Architecture," 21st Annual IEEE Applied Power Electronics Conference and Exposition (APEC), Dallas, TX, USA, p. 7, 2006.
[CrossRef] [Google Scholar] [Publisher Link]
[41] Aniket Vikhe, and Satish Turkane, "Comparative Performance Analysis of Single Stage Differential Amplifier at 32-Nanometer Regime," International Conference on Energy Systems and Applications (ICESA), pp. 406-410, 2015.
[CrossRef] [Google Scholar] [Publisher Link]
[42] Dhananjaya Tripathy, and Pritam Bhadra, "A High Speed Two Stage Operational Amplifier with High CMRR," 3rd IEEE Inter-national Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT), pp. 255-259, 2018.
[CrossRef] [Google Scholar] [Publisher Link]
[43] Amita C. Patil et al., "Characterization of Silicon Carbide Differential Amplifiers at High Temperature," IEEE Compound Semi-conductor Integrated Circuits Symposium, pp. 1-4, 2007.
[CrossRef] [Google Scholar] [Publisher Link]
[44] Phuoc T. Tran et al., "Gain-Enhancement Differential Amplifier Using Positive Feedback," 55th International Midwest Symposium on Circuits and Systems (MWSCAS), pp. 718-721, 2012.
[CrossRef] [Google Scholar] [Publisher Link]
[45] Henry H. Radamson et al., CMOS Past, Present and Future, Woodhead Publishing Series in Electronic and Optical Materials, 2018.
[Google Scholar] [Publisher Link]
[46] S. M. Sze, and Kwok K. Ng, Physics of Semiconductor Devices, 3rd Edition, John Wiley & Sons, 2006.
[CrossRef] [Google Scholar] [Publisher Link]
[47] Naveenbalaji Gowthaman, and Viranjay M. Srivastava, “Mathematical Modeling of Drain Current Estimation in a CSDG MOSFET, Based on La2O3 Oxide Layer with Fabrication—A Nanomaterial Approach” Nanomaterials, vol. 12, no. 19, pp. 1-15, 2022.
[CrossRef] [Google Scholar] [Publisher Link]
[48] Huaxin Lu, and Yuan Taur, “An Analytical Potential Model for Symmetric and Asymmetric DG Mosfets,” IEEE Transaction Electron Devices, vol. 53, no. 5, pp. 1161–1168, 2006.
[CrossRef] [Google Scholar] [Publisher Link]