Analysis and Optimal Design of Power-Efficient and High-Stable Proposed SRAM Cell

Analysis and Optimal Design of Power-Efficient and High-Stable Proposed SRAM Cell

  IJETT-book-cover           
  
© 2023 by IJETT Journal
Volume-71 Issue-6
Year of Publication : 2023
Author : Deepika Sharma, Shilpi Birla
DOI : 10.14445/22315381/IJETT-V71I6P229

How to Cite?

Deepika Sharma, Shilpi Birla , "Analysis and Optimal Design of Power-Efficient and High-Stable Proposed SRAM Cell," International Journal of Engineering Trends and Technology, vol. 71, no. 6, pp. 289-302, 2023. Crossref, https://doi.org/10.14445/22315381/IJETT-V71I6P229

Abstract
Power dissipation is the key challenge of today’s IC design, which reduces the lifetime of battery-operated devices. Continuous scaling of CMOS technology reduces the channel length and increases the static power dissipation. Leakage is the dominating factor in memory design which contributes almost 40-50% of overall power dissipation. In today’s high-performance design, leakage power is almost equal to dynamic or switching power. Almost 40% or more of total power consumption is due to the leakage power of the transistor, and this factor is increasing day by day with the scaling of technology until some effective methods are introduced for leakage controls. Memory designs require a good noise margin for the stability of SRAM cells. Higher the value of noise margins higher the speed of SRAM cells. The main aims of this study are to simulate various topologies of 10T and 6T SRAM cell design using CMOS and FinFET technology and evaluate their performance for comparisons. Different techniques are applied for power reduction at lower operating voltage. Evaluated results are also compared with 6T SRAM cells for a better understanding of the results. There is 37%, 73% and 19% improvement in HSNM, RSNM, and WSNM, respectively, in 10T SRAM cells compared to conventional 6T cells. HSPICE tool at 32nm technology is used for simulation.

Keywords
CMOS, FinFET, HSNM, MTCMOS, SCE.

References
[1] Ravindra Singh Kushwah, and Shyam Akashe, “Analysis of Leakage Reduction Technique on FinFET based 7T and 8T SRAM Cells,” Radioelectronics and Communications Systems, vol. 57, no. 9, pp. 383–393, 2014.
[CrossRef] [Google Scholar] [Publisher Link]
[2] Sherif A. Tawfik, and Volkan Kursun, "Portfolio of FinFET Memories: Innovative Techniques for Emerging Technology," Proceedings of International SoC Design Conference, Busan, Korea, vol. 1, pp. I-101–I-104, 2008.
[CrossRef] [Google Scholar] [Publisher Link]
[3] Sherif A. Tawfik, and Volkan Kursun, "Low Power and Stable FinFET SRAM with Static Independent Gate Bias for Enhanced Integration Density," IEEE International Conference on Electronics, Circuits and Systems, pp. 443-446, 2007.
[CrossRef] [Google Scholar] [Publisher Link]
[4] Rohit Lorenzo, and Roy Paily, “Low Power 10T SRAM Cell with Improved Stability Solving Soft Error Issue,” IEEE Region 10 Conference TENCON, pp. 2549-2553, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[5] S. Kumar et al., “Estimation of Stability and Performance metric for Inward Access Transistor based 6T SRAM Cell Design using n-type/p-type DMDG-GDOV TFET,” IEEE VLSI Circuits and Systems Letter, vol. 3, no. 2, pp. 25-39, 2017.
[Google Scholar
[6] Surbhi Bharti et al., “Performance Analysis of SRAM Cell Designed using MOS and Floating-gate MOS for Ultralow Power Technology,” International Conference on Internet of Things: Smart Innovation and Usages (IoT-SIU), pp. 1-6, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[7] K.Venugopal, and P.Sireesh Babu, “Low Power SRAM Cell of Leakage Current and Leakage Power Reduction,” International Journal of Science, Engineering and Technology Research, vol. 4, no. 8, 2015.
[8] Ramesh Vaddi, S. Dasgupta, and R. P. Agarwal, "Device and Circuit Co-Design Robustness Studies in the Subthreshold Logic for Ultralow-Power Applications for 32 nm CMOS,” IEEE Transactions on Electron Devices, vol. 57, no. 3, pp. 654–664, 2010.
[CrossRef] [Google Scholar] [Publisher Link]
[9] Jeetendra Singh, and Balwinder Raj, “Design and Investigation of 7T2M NVSARM with Enhanced Stability and Temperature Impact on Store/Restore Energy,” IEEE Transactions on Very Large-Scale Integration Systems, vol. 27, no. 6, pp. 1322–1328, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[10] Pavankumar Bikki et al., “Analysis of Low Power SRAM Design with Leakage Control Techniques,” IEEE TEQIP III Sponsored International Conference on Microwave Integrated Circuits, Photonics and Wireless Networks, pp. 400-404, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[11] Yajuan He et al., “A Half-Select Disturb-Free 11T SRAM Cell with Built-In Write/Read-Assist Scheme for Ultralow-Voltage Operations,” IEEE Transactions on Very Large-Scale Integration (VLSI) Systems, vol. 27, no. 10, pp. 2344-2353, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[12] G. Saiphani Kumar, Amandeep Singh, and Balwinder Raj, “Design and Analysis of Gate All Around CNTFET based SRAM Cell Design,” Journal of Computational Electronics, Springer, vol. 17, no. 1, pp. 138–145, 2018.
[CrossRef] [Google Scholar] [Publisher Link]
[13] V. Rukkumani, M. Saravanakumar, and K. Srinivasan, "Design and Analysis of SRAM Cells for Power Reduction Using Low Power Techniques," IEEE Region 10 Conference (TENCON), Proceedings of the International Conference, pp. 3058-3062, 2016.
[CrossRef] [Google Scholar] [Publisher Link]
[14] Shaifali Ruhil, and Neeraj Kr. Shukla, “Leakage Current Optimization in 9T SRAM Bit-Cell with Sleep Transistor at 45nm CMOS Technology,” International Conference on Computing and Communication Technologies for Smart Nation, pp. 259-261, 2017.
[CrossRef] [Google Scholar] [Publisher Link]
[15] Johaira M. Maute et al., “Design Implementation of 10T Static Random-Access Memory Cell Using Stacked Transistors for Power Dissipation Reduction,” IEEE 10th International Conference on Humanoid, Nanotechnology, Information Technology, Communication and Control, Environment and Management (HNICEM) IEEE Conference, pp. 1-6, 2018.
[CrossRef] [Google Scholar] [Publisher Link]
[16] Hosseini-Salekdeh, and Seyed-Rambod, “A Comparative Analysis of 6T and 10T SRAM Cells for Sub-threshold Operation in 65nm CMOS Technology,” M.SC Thesis, Waterloo, Ontario, Canada, 2016.
[Google Scholar] [Publisher Link]
[17] Pardeep Singh, Sanjay Sharma, and Parvinder S. Sandhu, "A 16Kb 10T-SRAM with 4x Read-Power Reduction," International Journal of Electrical and Computer Engineering, vol. 5, no. 1, pp. 97-101, 2011.
[Google Scholar] [Publisher Link]
[18] Viplav A. Soliv, and Ajay A. Gurjar, "An Analytical Approach to Design VLSI Implementation of Low Power, High Speed SRAM Cell Using Sub-Micron Technology," International Journal of Enterprise Computing and Business Systems, vol. 2, no. 1, 2012.
[Google Scholar] [Publisher Link]
[19] Aminul Islam, and Mohd. Hasan, "Variability Analysis of 6t and 7t SRAM Cell In Sub-45nm Technology," IIUM Engineering Journal, vol. 12, no. 1, pp. 13-30, 2011.
[CrossRef] [Google Scholar] [Publisher Link]
[20] Govind Singh Patel, Suman Lata Tripathi, and Sandhya Awasthi, "Performance Enhanced Unsymmetrical FinFET and its Applications," 2018 IEEE Electron Devices Kolkata Conference (EDKCON), IEEE, pp. 222-227, 2018.
[CrossRef] [Google Scholar] [Publisher Link]
[21] M N Satish, and K S Vasundara Patel, "Power Reduction in FinFET Half Adder using SVL Technique in 32nm Technology," 4th MEC International Conference on Big Data and Smart City, IEEE, pp. 1-5, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[22] T.S. Geethumol, K.S. Sreekala, and P.B. Dhanusha, "Power and Area Efficient 10T SRAM with Improved Read Stability," ICTACT Journal on Microelectronics, vol. 3, no. 1, pp. 337-344, 2017.
[CrossRef] [Google Scholar] [Publisher Link]
[23] Lalit Mohan Dani, Gurmohan Singh, and Manjit Kaur, "FinFET based 6T SRAM Cell for Nanoscaled Technologies," International Journal of Computer Applications, vol. 127, no. 13, pp. 5-10, 2015.
[Google Scholar] [Publisher Link]
[24] D.vijayalakshmi, and P.C Kishore Raja, "Leakage Power Reduction Techniques in CMOS VLSI Circuits-A Survey," International Journal of Science & Engineering Development Research, vol. 1, no. 5, pp. 717-722, 2016.
[Google Scholar] [Publisher Link]
[25] Kapil Jaiswal, and Shivangini Saxena, “A Review on FinFET Based SRAM Design for Low Power Applications,” International Journal of Technology Research and Management, vol. 4, no. 5, 2017.
[Google Scholar] [Publisher Link]
[26] Y.Alekhya et al., "Design of SRAM based BTI Sensor for Improved Cell Stability," SSRG International Journal of Electronics and Communication Engineering, vol. 5, no. 8, pp. 5-13, 2018.
[CrossRef] [Publisher Link]
[27] M. Madhumalini, and R. Iyshvarya, “Design of Low Power SRAM Cell Using 10 Transistors,” Journal of VLSI Design and Signal Processing, Page 37-44, 2019.
[Publisher Link]
[28] A. Islam, and M. Hasan, “Leakage Characterization of 10T SRAM Cell,” IEEE Transactions on Electron Devices, vol. 59, no. 3, pp. 631-638, 2012.
[CrossRef] [Google Scholar] [Publisher Link]
[29] Vishal Gupta et al., “Leakage Current Reduction in FinFET Based 6T SRAM Cell For Minimizing Power Dissipation in Nanoscale Memories,” IEEE Nirma University International Conference on Engineering, pp. 1-5, 2015.
[CrossRef] [Google Scholar] [Publisher Link]
[30] Arvind Kumar Nigam, Shatrughan Singh, and Raghvendra Singh, “FinFET Based 6T-SRAM Design Using SVL Technique,” International Journal of Engineering Science & Advanced Research, vol. 1, no. 3, pp. 132-136, 2015.
[Google Scholar] [Publisher Link]
[31] K. Khare et al., “Analysis of Leakage Current and Leakage Power Reduction during Write Operation in CMOS SRAM Cell,” International Conference on Communication and Signal Processing, 2014.
[CrossRef] [Google Scholar] [Publisher Link]
[32] T. Santosh Kumar et al., “Comparative Analysis of Leakage Power in 18nm 7T and 8T SRAM cell Implemented with SVL Technique,” International Conference on Intelligent Engineering and Management, IEEE, pp. 121-124, 2020.
[CrossRef] [Google Scholar] [Publisher Link]
[33] Vartika Pandey, Manisha Pattaniak, and R K Tiwari, "Different Parameter Analysis for SRAM," SSRG International Journal of Electronics and Communication Engineering, vol. 6, no. 12, pp. 3-8, 2019.
[CrossRef] [Publisher Link]
[34] S. Saravanan, V.M. Senthilkumar, and Aksa David, “Power Reduction in SRAM- based Processor Units using 7T HETTs,” International Journal of Soft Computing, vol. 10, no. 2, pp. 211-217, 2018.
[35] Jitendra Kumar Mishra et al., “A 40nm Low Power High Stable SRAM Cell using Separate Read Port and Sleep Transistor Methodology,” IEEE International Symposium on Smart Electronic Systems, pp. 1-5, 2018.
[CrossRef] [Google Scholar] [Publisher Link]
[36] Deepika Sharma, and Shilpi Birla, “Comparative Study of CMOS and FinFET based SRAM Cell Using SVL Technique,” 4th International Conference on Micro-Electronics and Telecommunication Engineering, vol. 179, pp. 9-18, 2020.
[CrossRef] [Google Scholar] [Publisher Link]
[37] Aswathy A Kumar, and Anu Chalil, “Performance Analysis of 6T SRAM Cell on Planar and FinFET Technology,” International Conference on Communication and Signal Processing, pp. 375-379, 2019.
[CrossRef] [Google Scholar] [Publisher Link]
[38] Kazi Fatima Sharif et al., “Low Power Novel 10T SRAM with Stabled Optimized Area,” IEEE International WIE Conference on Electrical and Computer Engineering, pp. 21-24, 2018.
[CrossRef] [Google Scholar] [Publisher Link]
[39] Christiensen D.C. Arandilla et al., “Static Noise Margin of 6T SRAM Cell in 90-nm CMOS,” UkSim 13th International Conference on Computer Modelling and Simulation, pp. 534-539, 2011.
[CrossRef] [Google Scholar] [Publisher Link]
[40] S Miruthubashini, K Venkatesan, and T Kirubakaran, "Realization of BIST Architecture using SRAM Cell Based on Input Vector Monitoring," SSRG International Journal of Electronics and Communication Engineering, vol. 2, no. 4, pp. 27-29, 2015.
[CrossRef] [Publisher Link]
[41] P. Shiny Grace, and N. M. Sivamangai, “Design of 10T SRAM Cell for High SNM and Low Power,” Third International Conference on Devices, Circuits and Systems, pp. 281-285, 2016.
[CrossRef] [Google Scholar] [Publisher Link]
[42] Vandna Sikarwar, Saurabh Khandelwal, and Shyam Akashe, “Analysis and Design of Low Power SRAM Cell Using Independent Gate FinFET,” Radioelectronics and Communications Systems, vol. 56, no. 9, pp. 434-440, 2013.
[CrossRef] [Google Scholar] [Publisher Link]
[43] Navneet Kaur et al., “Low Power FinFET Based 10T SRAM Cell,” Innovative Applications of Computational Intelligence on Power, Energy and Controls with their Impact on Humanity, IEEE, pp. 227-233, 2016.
[CrossRef] [Google Scholar] [Publisher Link]
[44] Hitesh Pahuja et al., “A 16 nm Robust DG-FinFET Based 10T Static Random-Access Memory Cell Design for Ultra-Low Power Memory Design,” Advanced Science, Engineering and Medicine, vol. 9, no. 12, pp. 1022-1028, 2017.
[CrossRef] [Google Scholar] [Publisher Link]
[45] P Ramya et al., "Design and Comparison of various Low power n-T SRAM Cells," SSRG International Journal of Electronics and Communication Engineering, vol. 4, no. 5, pp. 20-25, 2017.
[CrossRef] [Publisher Link]
[46] Masoud Rostami, and Kartik Mohanram, “Novel dual-Vth Independent-Gate FinFET Circuits,” Proceedings of 15th Asia and South Pacific Design Automation Conference, pp. 867-872, 2010.
[CrossRef] [Google Scholar] [Publisher Link]
[47] C S Hemanth Kumar, and B S Kariyappa, “Analysis of Low Power 7T SRAM Cell Employing Improved SVL (ISVL) Technique,” IEEE International Conference on Electrical, Electronics, Communication, Computer and Optimization Techniques, pp. 478-482, 2017.
[CrossRef] [Google Scholar] [Publisher Link]