# A Survey on Leakage Reduction on Logic Gate in Deep Submicron Technology

Md Tauseef<sup>#1</sup>, Sudeep Sharma<sup>#2</sup>, Rita Jain<sup>#3</sup> <sup>#</sup> PG Student [VLSI], Dept. of ECE, LNCT, Bhopal, India

Abstract— The popularity and necessity of portable electronic systems by users have strongly influenced VLSI designers to make great effort for reduced silicon area, improved speeds, long duration battery life, and great reliability. The VLSI designers always try to save power consumption while designing a system. The performance of circuit is strongly influenced by the choice of logic style to design the digital circuit. Design optimization at circuit level is very important to avoid any degradation in output voltage level, to achieve less power consumption, to have less propagation delay in critical path and to be reliable at reduced supply voltage as we scale down towards deep sub micron technology. Switching activity of circuit affects the dynamic power consumption but with the technology scaling, the number of transistors is continuously reduced which increases the static leakage power at lower supply voltage. In a few technology generations, leakage power is supposed to become a main contributor of total power consumption. In this Paper we calculate impact of leakage power on conventional gate at 45nm and 32nm technology by using HSPICE simulator at supply voltage of 0.9V and 1V with  $25^{\circ}C$ and  $100^{\circ}C$  at 10MHz frequency.

*Keywords*— *Leakage Power, Subthreshold Current, Gate oxide Current, Shorter channel Effect.* 

#### I. Introduction

Today, electronic devices play a very important role in every one's day to day life. Devices such as mobile phone, ipad, laptop, pocket calculator become necessity to live a comfortable life. Consumer prefers portable and battery powered electronic devices. Earlier in 1990's, performance and speed was the important parameters to design any system but now with the growing trend towards portable computing and wireless communication, power dissipation has become one of the most critical factor in the continued development of microelectronics technology [1].

Minimizing power consumptions calls conscious effort at different levels of the overall design process as shown in Fig.1 [2]. In VLSI (Very Large Scale Integration) design, CMOS (Complementary Metal Oxide Semiconductor) processes are widely used and completely replaced nMOS process and bipolar transistor processes for designing all digital logic systems [3]. Circuit level choices have a good impact on power dissipation of CMOS circuits. Usually, a number of approaches and topologies are available for implementing various logic and arithmetic functions.



Fig.1: Growth in dynamic power of a microprocessor

Lower size transistor leaks more power through the source during idle state of the device which directly affects the battery life [3,4]. Now customer demands portable devices which give performance same as nonportable devices which not just occupy less area, should also have more battery life. In this way designer switch to low power CMOS VLSI design where the supply voltage of the IC is reduced which in turn reduces the switching power dissipation in micron devices which was the main cause of total power dissipation.

### **II. Literature Review**

As discussed earlier, mainly two parameters which decide the performance of any CMOS chip are power consumption and propagation delay. These are discussed below.

There are mainly four sources of power dissipation in CMOS circuits [5].

1) 
$$P_D$$
 2)  $P_{ST}$  3)  $P_{Short-circuit}$ 

 $P_{\text{Static-DC}}$ 

Total Power dissipation is calculated as:-

$$P_{T} = P_{D} + P_{ST} + P_{Short-circuit} + P_{Static-DC}$$
 (1.1)

4)

Where  $P_D$  is the dynamic or switching power dissipation, occurs due to charging or discharging the parasitic capacitances in node voltage transition.  $P_{ST}$  is the static or leakage power dissipation, combination of the subthreshold leakage power due to the not ideal off state MOSFET transistors and the gate leakage power caused by carrier tunneling over thin gate oxides.  $P_{Short-circuit}$  is the short circuit power dissipation occurs during switching operation when both the Pull Up and Pull Down networks are in ON state, and current drawn from the power supply towards ground. P <sub>Static-DC</sub> is the static DC power dissipated when a CMOS IC is driven by a low voltage swing input signal.

There are various types of Leakage current present in

CMOS devices as we scale down the channel length

some of the Leakage current present in CMOS as shown in

Fig.2.[6,7]



Fig.2. Leakage Mechanism in Short-Channel NMOS Transistor

- I1= Reverse-bias p-n junction diode leakage current
- I2 = Subthreshold leakage current
- I3 = Gate Oxide tunneling current
- I4 = Hot-carrier injection
- I5 = Channel punch-through
- I6 =Gate induced drain-leakage current

### (a) Sub-threshols Leakage

Sub-threshold leakage current is very significant component of the leakage power and this current passes from drain to source through the channel [6-7]. The sub-threshold leakage current is caused basically due to carrier diffusion between the source and drain region of the transistor in weak inversion. For a particular MOS transistor whenever applied gate to source voltage is less than the threshold voltage of the transistor, there is no flow of current. Mathematically

When  $V_{gs} < V_t$ 

 $I_{ds} = 0$ 

The DIBL effect occurs at higher drain voltages where threshold voltage of transistor reduces. Depletion region of the p-n junction between the drain and body increases with the increase in drain voltages which increases more under the gate voltage. Responsibility to balance the electron charges in depletion region is more on drain voltage rather than gate voltage.

#### (b) Gate oxide tunnelling current

Tunnelling through gate oxide occurs because thickness of gate oxide layer is gradually reduced as technology is reducing[8,9]. The gate oxide tunnelling current is caused because of tunnelling of electrons through nMOS capacitor with a heavily doped n+ polysilicon gate and p type substrate. In MOS transistor, silicon oxide (SiO<sub>2</sub>) layer at Gate terminal is a very good insulator, but the electrons can tunnel across very small thickness level of this insulation layer. The probability of this tunnelling drops off exponentially with oxide thickness. This Gate oxide tunnelling current  $I_{ox}$  [10] flows from the gate terminal through the oxide insulation to the p substrate.

# III. LEAKAGE CURRENT IN BASIC NAND GATE

A graph is prepared by nodes and links, which represented by transistors and their interconnection Fig.3, respectively. shows the Graphical representation of 2 input NAND gate. Here a, b are the inputs and y is the output of the given circuit.  $V_{DD}$  and GND are the power supply and ground nodes. This logic gate is used as a basic gate for implementation of every other gate for simulation. It is used CMOS logic design style. Here two input NAND logic gate is used as a basic gate for each logic and combinational circuit. Firstly NAND gate and its variants are created using CMOS design style. Secondly all the test circuits are implemented by NAND gate and analyzed by using these variants. For Simulation HSPICE is taken as a simulator tool [11,12]. It requires a spice code (Transistor level net-list) of the desired circuit for their parameters calculation. All the circuits are mapped with 45nm and 32nm BPTM technology file. This file contains every physical design details of a CMOS transistor, where 45nm is the effective length of CMOS transistor. All kind of analysis with mapping of this file is shown through the flow of HSPICE design flow. Firstly the proposed NAND gate circuit operation is explained.



# Fig.3. Graphical representation of 2input NAND gate

During operation of two input NAND gate (i.e. input vector '00'), then transistor M1 and M2 turn ON and transistor M3 and M4 turns of in which take part in leakage current. When input vector(i.e. is 01) the transistor M2 and M4 turn off and take part in leakage contribution, at input vector 10 M1 and M3 turns off and take part in leakage current contribution. When input vector is 11 maximum leakage current flows by the two M1 and M2 transistor. These parameters are Leakage Current (I<sub>Leak</sub>), Static Power dissipation (P<sub>ST</sub>) and Dynamic Power dissipation (P<sub>D</sub>), Total Power (P<sub>T</sub>), delay and PDP. Performance of CMOS circuits is depends on these parameters. For DSM circuits mainly I<sub>SUB</sub> is the dominating component of power dissipation in CMOS IC [13,14].

# **IV. Results and Discussion**

Leakage current for Proposed circuit is calculated by using Berkley Predictive Technology Module (BPTM) in HSPICE simulator using 45nm and 32nm process technology with supply voltage of 0.9V and 0.8V at 10MHz frequency and  $C_L$ =1pf. Leakage power of conventional gate is compared with Proposed technique implemented in with all the input vector combination at 25° C and 100° C temperature respectively. Transient analysis of proposed technique with Nand gate is shown in Fig.3. It is observe that output wave form provides proper logic.

Table I. Calculation of Average Power, Delay and

PDP

Average

Power

Consumption (µW)

32nm

0.190

Logic

Gates

NOT

Gate

Delay (pS)

32nm

5.13

45nm

1.32

45nm

4.78

| AND  | 0.578 | 0.403 | 4.69 | 4.98 | 2.71 | 2.00 |
|------|-------|-------|------|------|------|------|
| Gate |       |       |      |      |      |      |
| NOR  | 0.324 | 0.233 | 5.95 | 6.42 | 1.92 | 1.49 |
| Gate |       |       |      |      |      |      |
| NAND | 0.369 | 0.268 | 5.04 | 5.40 | 1.85 | 1.44 |
| Gate |       |       |      |      |      |      |
| EXOR | 0.509 | 0.263 | 6.27 | 6.71 | 3.19 | 1.76 |
| Gate |       |       |      |      |      |      |





Table.II. Leakage Power Consumption at 45nm at  $25^{\circ}$ 

|       |                                   | С     |       |       |  |
|-------|-----------------------------------|-------|-------|-------|--|
| Gates | Leakage Power Consumption at 45nm |       |       |       |  |
|       | 00                                | 01    | 10    | 11    |  |
| NOT   | 21.83                             | 75.23 |       |       |  |
| AND   | 60.45                             | 109.1 | 76.07 | 172.8 |  |
| NAND  | 31.46                             | 149.8 | 103.6 | 150.4 |  |
| NOR   | 43.63                             | 83.11 | 72.86 | 111.8 |  |
| EXOR  | 155.9                             | 108.4 | 108.4 | 155.9 |  |

| Table.III. Leakage Power Consumption at |
|-----------------------------------------|
| 45nm at $100^{\circ}$ C                 |

| y and Gates |      |      | Leakage Power Consumption at 45nm |       |        |       |  |
|-------------|------|------|-----------------------------------|-------|--------|-------|--|
|             |      |      | 00                                | 01    | 10     | 11    |  |
| PDP (aS)    |      | NOT  | 52.00                             | 83.32 |        |       |  |
|             |      | AND  | 119.3                             | 188.6 | 152.2  | 218.9 |  |
|             |      | NAND | 39.88                             | 260.2 | 154.34 | 166.5 |  |
| nm          | 32nm | NOR  | 103.8                             | 95.12 | 80.98  | 114.8 |  |
| .32         | 0.97 | EXOR | 176.0                             | 166.5 | 166.5  | 176.0 |  |
|             |      | L    | l                                 | l     |        |       |  |

45nm

0.278

| Table. IV. Leakage Power Con | nsumption at 32nm at |
|------------------------------|----------------------|
|------------------------------|----------------------|

| 25 <sup>0</sup> C |                                   |       |       |       |  |  |  |
|-------------------|-----------------------------------|-------|-------|-------|--|--|--|
| Gates             | Leakage Power Consumption at 32nm |       |       |       |  |  |  |
|                   | 00 01 10 11                       |       |       |       |  |  |  |
| NOT               | 16.71                             | 53.20 |       |       |  |  |  |
| AND               | 46.22                             | 78.95 | 55.19 | 123.0 |  |  |  |
| NAND              | 24.12                             | 56.83 | 33.08 | 106.3 |  |  |  |
| NOR               | 33.39                             | 58.44 | 24.33 | 78.99 |  |  |  |
| EXOR              | 109.4                             | 78.30 | 78.30 | 109.4 |  |  |  |

| Table. V. Leakage Power Consumption at 32nm at |
|------------------------------------------------|
| $100^{0} \mathrm{C}$                           |

| Gates | Leakage Power Consumption (nW) |       |       |       |  |  |
|-------|--------------------------------|-------|-------|-------|--|--|
|       | 00 01 10 11                    |       |       |       |  |  |
| NOT   | 39.84                          | 60.26 |       |       |  |  |
| AND   | 90.71                          | 139.8 | 113.5 | 160.6 |  |  |
| NAND  | 29.60                          | 78.45 | 52.16 | 120.4 |  |  |
| NOR   | 79.48                          | 69.35 | 42.66 | 80.44 |  |  |
| EXOR  | 127.0                          | 121.8 | 121.8 | 127.0 |  |  |





Fig. 5 Results comparison of Basic Gates at 45nm and 32nm.

# One Bit FULL ADDER Circuit (1 Bit FA)

One Bit ADDER circuit implemented by two cascaded Ex-OR circuit and one NAND gate which outputs gives SUM and Carry signal respectively. The circuit of 1Bit FA is shown in Fig.6. (i) Circuit Diagram

Fig.6. One Bit FULL ADDER (1 Bit FA) Circuit



# Fig .7. Two Bit FULL ADDER (2 Bit FA) Circuit

Simulation result of n1 and 2 Bit FA circuit is shown in Table VI, The parameters such as  $P_D$ ,  $P_{ST}$ ,  $P_T$ ,  $I_{Leak}$ , Delay and PDP (i.e.  $PDP_D$ ,  $PDP_{ST}$ ) are calculated and tabulated.

# Table VI. Simulation Full Adder

| Adder<br>Circuit      | Power Dissipation |                 |                     | In    | PDP X(E-18)J            |        |
|-----------------------|-------------------|-----------------|---------------------|-------|-------------------------|--------|
|                       | PD                | P <sub>ST</sub> | P <sub>T (uW)</sub> | -Leak | <b>PDP</b> <sub>D</sub> | PDPst  |
|                       | (uW)              | (nW)            | $=P_D+P_{ST}$       | (IIX) | <b>D</b>                | 51     |
| 1Bit<br>Full<br>Adder | 1.66              | 127.00          | 1.79                | 115.4 | 39.84                   | 3.048  |
| 2Bit<br>Full<br>Adder | 3.12              | 239.80          | 3.36                | 218   | 74.88                   | 5.7552 |

### V. Conclusion

In nanometer scale CMOS technology, sub-threshold leakage power is compatible to dynamic power consumption, and thus handling leakage power is a great challenge. In this paper, we present a new circuit structure named "stacking with sleepy keeper Approach" to tackle the leakage problem. . It proposes a technique for reducing the leakage current during idle mode of circuit. The proposed technique can be applied on high performance, low power application, where leakage is major concern such as microprocessor, memory units and other portable devices. In future new approach of leakage reduction technique at gate level and block level are expected to give more power saving than the existing approach at CMOS circuit level design.

#### REFERANCES

[1] K.Roy and S.C. Prasad, "Low-power CMOS VLSI circuits design". New York: Wiley, 2000, ch.5, pp.214-219.

[2] Y.Taur, T.H. Ning, "Fundamentals of Modern VLSI Devices", Cambridge University Press, New York, 1998.

[3] International Technology Roadmap for Semiconductors (ITRS-).http://www.itrs.net/Links/2005ITRS/Design2005.pdf.

[4] Ali Peiravi, Mohammad Asyaei." Robust low leakage controlled keeper by current-comparison domino for wide fan-in gates" INTEGRATION, the VLSI Journal 45 (2012), pp 22–32.

[5] K. Roy, S.Mukhopadhyay, H. Mahmoodi-meimand, "Leakage tolerant mechan- isms and leakage reduction techniques in deep-

submicron CMOS circuits", Proceedings of the IEEE 91 (2003), pp. 305-327.

[6] M. Powell, S.-H. Yang, B. Falsafi, K. Roy and T. N. Vijaykumar, "Gated-Vdd: A Circuit Techniqueto Reduce Leakage in Deep submicron Cache Memories," International Symposium on Low Power Electronics and Design, July 2000, pp. 90-95.

[7] Z. Chen, M. Johnson, L. Wei and K. Roy, "Estimation of Standby Leakage Power in CMOS Circuits Considering Accurate Modeling of Transistor Stacks," International Symposium on Low Power Electronics and Design, August 1998, pp. 239-244.

[8] Kawaguchi, H., Nose, K., and Sakurai, T. " A Super Cut-Off CMOS (SCCMOS) Scheme for 0.5-V Supply Voltage with Pico ampere Stand-By Current," IEEE Journal of Solid State Circuits vol.35,n.10, October 2000, pp.1498-1501.

[9] Se Hun Kim, Vincent J. Mooney III, "Sleepy Keeper: a New Approach to Low-leakage Power VLSI Design"

[10] A. Chandrakasan, I. Yang, C. Vieri, and D. Antoniadis, \Design Considerations and Tools for Low- Voltage Digital System Design," In Proceedings of the 33rd Design Automation Conference, pp. 113{118, 1996}.

[11] J. Kao, A. Chandrakasan, and D. Antoniadis, \Transistor Sizing Issues and Tools for Multi-threshold CMOS Technology," In Proceedings of the 34th Design Automation Conference, pp. 409{414, Las Vegas, Nevada, 1997}.

[12] A. Chandrakasan, J. Kao "MTCMOS sequential circuits, "Proceedings of European Solid-State Circuits Conference, September 2001,pp 332- 335.

[13] Park, J. C., and Mooney III, V. J. "Sleepy Stack Leakage Reduction," Very Large Scale Integration (VLSI) Systems, IEEE Transactions on 14, Nov 2006, pp.1250-1263.

[14] S. Kim and V. Mooney, "The Sleepy Keeper Approach: Methodology, Layout and Power Results for a 4 bit Adder," Technical Report GITCERCS-06- 03, Georgia Institute of Technology, March 2006,