# Simulation study of CMOS based 6 Transistors SRAM

Dr. M. Nizamuddin

Assistant Professor, ECE Deptt., BGSB University, Rajouri, J&K

#### Abstract:

In this paper we computes the Static Noise Margin, Power consumption of 6T SRAM at different voltage supply and temperature. Further, the Simulation of various Waveforms of the 6T SRAM have been presented. SNM is present in SRAM cell which is effect the stability in read operation of the 6T SRAM cells. SRAM cell stability analysis is a based on Static Noise Margin (SNM) investigation when in read mode, although many memory errors may occur during read operations. In this paper we investigate the SRAM cell SNM during read operations analyzing various alternatives to improve cell stability in this mode. We show that it is possible to improve cell stability during read operations while reducing word line voltage by SNM.

*Index Terms*— Power Consumption, Cell Ratio, CMOS, Pull-up Ratio, Static Noise Margin (SNM), VLSI.

### I. INTODUCTION

SRAM is faster and can save the use of power supply compared with DRAM. The structure of SRAM is more complex compared with DRAM. DRAM is less expensive to manufacture than SRAM. This reason SRAM is normally used in smaller application like CPU cache memory and user electronic and DRAM at all time used

in larger application like main memory for personal computers. The power consumption has become an important consideration on the VLSI system design and microprocessor as the demand for the portable devices and embedded systems continuously increases [1-2]. The on-chip caches can reduce the speed gap between the processor and main memory. These on-chip caches are usually implemented using SRAM cells. The write power is usually larger than the read power due to large power dissipation in driving the cell bit lines to full swing. The sum of the power consumption in decoders, bit lines, data lines, sense amplifier, and periphery circuits represents the active power consumption. The power dissipated in bit-lines represents 70 per cent of the total SRAM power consumption during a write operation [3-5]. Many techniques have been proposed to reduce the write power consumption by reducing the voltage swing level on the bit lines [6-10].



Figure 1: Proposed (A) 6T CMOS SRAM cell

## Simulation and Analysis

Static Noise Margin of the SRAM cell depends on the cell ratio, supply voltage and also pull up ratio. For stability of the SRAM cell, good SNM is required that is depends on the value of the cell ratio, pull up ratio and also for supply voltage. Cell ratio is the ratio between sizes of the driver transistor to the load transistor during the read operation. Pull up ratio is also nothing but a ratio between sizes of the load transistor to the access transistor during write operation [11].SRAM cell stability analysis is typically based on Static Noise Margin (SNM) investigation and SNM affects both read and write margin. This work represents the simulation of SRAM cells at different voltages and temperatures. All simulations of SRAM cells have been carried out at HSPICE tool.



Figure 2 : SNM Vs VDD for 6T SRAM



Figure 3 : Power Vs VDD for 6T SRAM



Figure 4 : SNM Vs TEMP for 6T SRAM



Figure 5 : Power Vs TEMP for 6T SRAM



Figure 6 : Waveforms at different node

#### **Result and Conclusion**

The Static Noise Margin analysis increasing with both supply voltage and temperature .The Power consumption is increasing with supply voltage but decreasing with temperature. The supply voltage also play vital role in SRAM cell stability during read mode of SRAM cell also by lower power supply may reduce the leakage current for all cells in the memory. The world-line voltage, the bit-line voltage and the power-supply voltage all three voltages could be used to improve the SNM.

## REFERENCES

- Yeo, K.S. and Roy, K., Low-voltage, Low- power VLSI Subsystems, McGraw-Hill, New York, NY,2005.
- [2] Bhardwaj, M., Min, R. and Chandrasekaran, A.P. "Quantifying and enhancing power-awareness of VLSI systems", IEEE Trans. VLSI systems, Vol. 9 No. 6 pp. 757-72, 2001.

- [3] B. Yang and L. Kim, "A low-power SRAM using hierarchical bit line and local sense amplifiers," IEEE J. Solid-State Circuits, vol. 40, no. 6, pp. 1366–1376, Jun. 2005.
- [4] K. W. Mai, "Low-Power SRAM design using half-swing pulse-mode techniques," IEEE J. Solid-State Circuits, vol. 33, no. 11, pp.659–1671, Nov. 1998.
- [5] S. Hattori and T. Sakurai, "90% write power saving SRAM using sense amplifying memory cell," IEEE J. Solid-State Circuits, vol. 39, no. 6, pp. 927–933, Jun. 2004.
- [6] A. Papoulis, S. U., Pillai, "Probability, Random Variables and Stochastic Process," 4th ed., McGraw-Hill Publishing Company, 2002.
- Berkeley Predictive Technology Model (BPTM), University of California, Berkeley Device Group. [Online]. Available: <u>http://www.device</u>. eecs.berkeley.edu/~ptm/.
- [8] K. Roy, S. Mukhopadhyay, and H. Mahmoodi-Meimand, "Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits," in Proc. *IEEE*, vol. 91, no. 2, 2003, pp. 305–327.
- [9] Nahid Rahman, B.P. Singh "Static-Noise-Margin Analysis of Conventional 6T SRAM Cell at 45nm Technology" International Journal of Computer Applications, pp19-23, 2013
- [10] Sapna Singh, et.al. "performance evaluation of different sram cell structures at different technologies" International Journal of VLSI design & Communication Systems, pp97-109, 2012.
- [11] Andrei Pavlov & Manoj Sachdev, "CMOS SRAM Circuit Design and Parametric Test in Nano-Scaled Technologies". Intel Corporation, University of Waterloo, 2008 Springer Science and Busines