# Realization of Logic Gates Using Mcculloch-Pitts Neuron Model

J.S.Srinivas Raju<sup>1</sup>, Satish Kumar<sup>2</sup>, L.V.S.S.Sai Sneha<sup>3</sup>

<sup>1</sup> Assistant Professor, Electrical & Electronics Engineering, Universal College of Eng. & Tech. (AP), India
 <sup>2</sup> U.G Student, Electrical & Electronics Engineering, Universal College of Eng. & Tech. (AP), India
 <sup>3</sup> U.G Student, Electrical & Electronics Engineering, Universal College of Eng. & Tech. (AP), India

Abstract — Brain is the basic of human body which corresponds for all the functions. Neurons are responsible for the response of our body. Like the same way, artificial neurons are created which function as similar to that of biological brain. In this paper the response of the artificial neurons are obtained by using different threshold values and activation functions of logic gates. In this paper McCulloch-Pitts model is applied for the purpose of realization of logic gates.

**Keywords** — *Artificial Neuron, Activation function, Weights, Logic gates. Etc...* 

### I. INTRODUCTION

The first formal definition of a synthetic neuron model based on the highly simplified considerations of the biological model described was formulated by McCulloch and Pitts in 1943. They drew on three sources: knowledge of the basic physiology and function of neurons in the brain; the formal analysis of propositional logic due to Russell and Whitehead; and Turing's theory of computation. They proposed a model of artificial neurons in which each neuron is characterized as being "on" or "off," with a switch to "on" occurring in response to stimulation by a sufficient number of neighbouring neurons. The state of a neuron was conceived of as "factually equivalent to a proposition which proposed its adequate stimulus." They showed, for example, that any computable function could be computed by some network of connected neurons, and that all the logical connectives could be implemented by simple net structures. [1]

### II. McCULLOCH PITTS MODEL

Every neuron model consists of a processing element with synaptic input connection and a single input. The "neurons" operated under the following assumptions:-

- i. They are binary devices (Vi = [0,1])
- ii. Each neuron has a fixed threshold, theta values.
- iii. The neuron receives inputs from excitatory synapses, all having identical weights.
- iv. Inhibitory inputs have an absolute veto power over any excitatory inputs.

v. At each time step the neurons are simultaneously (synchronously) updated by summing the weighted excitatory inputs and setting the output (Vi) to 1 if the sum is greater than or equal to the threshold and if the neuron receives no inhibitory input.

Its architecture is shown by:





From the above fig, the connected path are of two types: excitatory or inhibitory. Excitatory have positive weight and which denoted by "w" and inhibitory have negative weight and which is denoted by "p". The neuron fires if the net input to the neuron is greater than threshold. The threshold is set so that the inhibition is absolute, because, non-zero inhibitory input will prevent the neuron from firing. It takes only step for a signal to pass over one connection link. In this "y" is taken as output and X<sub>1</sub>, X<sub>2</sub>....., X<sub>n</sub> (excitatory) & X<sub>n+1</sub>, X<sub>n+2</sub>....., X<sub>n+m</sub> (inhibitory) are taken as input signals.

The McCULLOCH Pitts neuron Y has the activation function:

$$F\left(y_{in}\right) = \left[ \begin{array}{ccc} 1 & \text{if} & y_{\text{-in}} \geq \Theta \\ 0 & \text{if} & y_{\text{-in}} < \Theta \end{array} \right]$$

Where,  $\Theta$ =threshold Y=net output

By using MCCULLOCH Pitts model we are going to solve the following logic gates.

| i. OR Gate | ii. NOT Gate    | iii. AND Gate |
|------------|-----------------|---------------|
| iv. NAND G | ate v. XOR Gate | vi. NOR Gate  |

### A. OR GATE

The OR gate is a digital logic gate that implements logical disjunction-it behaves according to the truth table. A high output i.e. 1 results if one or both the inputs to the gate are high (1).If both inputs are low the result is low  $(0)_{[1]}$ . A plus (+) is used to show the or operation. [2] Its block diagram and truth table is shown by:



Fig -2: OR Gate

# IMPLIMENTATION OF MCCULLOCH PITTS MODEL:



Fig -3: Architecture of OR Gate

The threshold for the unit is  $3_{[3]}$ The net input is  $Y_{in}=3A+3B$ . The output is given by

$$Y=f(Y_{in}) = \begin{cases} 1 & \text{if } Y_{in} \ge 3\\ 0 & \text{if } Y_{in} < 3 \end{cases}$$

### **RESULTS:**

Table -1: Truth table



# **B. NOT GATE**

Paragraph It's a logic gate which also known as inverter. It implements the logic negation. [4] If the input is low the output is high and vice versa. It takes only one input. The truth table and symbol are shown below. The threshold value is 1.





 Table -2: Truth table

Fig -4: NOT Gate

# IMPLIMENTATION OF MCCULLOCH PITTS MODEL:



Activation function= Y=f  $(y_{in}) = \begin{bmatrix} 1 \text{ if } y_{in} < 1 \\ 0 \text{ if } y_{in} \ge 1 \end{bmatrix}$ 

### **RESULTS:**

#### MATLAB R2012a e Edit Debug Parallel Desktop Window Hel 🗋 🚰 | 👗 🐃 🛍 🤊 🥐 | 🎝 🔂 | 🥝 | Curre hortcuts 💽 How to Add 💽 What's New mmand History Enter weights Weight w1=1 Enter Threshhold value theta=1 Output of Net 1 0 Mccullotch-pitts Net for NOT function Weights of Neuron 1 Threshold value 1

## C. AND GATE

It is a logic gate that implements conjunction. Whenever both the inputs are high then only output will be high (1) otherwise low (0). [5]



 Table -3: Truth table

Fig -6: AND Gate

IMPLIMENTATION OF MCCULLOCH PITTS MODEL:



Fig -7: Architecture of AND Gate

 $\begin{array}{ll} \text{The threshold value is 2.} \\ \text{Net input is } y_{in}\!=\!A\!+\!B. \\ \text{Output is given by } Y\!=\!f\left(y_{in}\right) \\ \text{Activation function}\!= & \left[ \begin{array}{ccc} 1 & \!\!if & \!\!y_{in}\!\!\geq\!\!2 \\ 0 & \!\!if & \!\!y_{in}\!\!<\!\!2 \end{array} \right] \end{array}$ 

### **RESULTS:**

| •   | м                         | ATLA                                    | 8 R2                       | 2012                      | а                             |             |                 |      |       |    |       |     |         |  |
|-----|---------------------------|-----------------------------------------|----------------------------|---------------------------|-------------------------------|-------------|-----------------|------|-------|----|-------|-----|---------|--|
| Fil | e                         | Edit                                    | D                          | ebu                       | g                             | Para        | llel            | Des  | ktop  | v  | Vindo | ow  | Help    |  |
| Ĩ   |                           | <b>6</b>                                | *                          |                           |                               | -12         | <b>C</b> H      | 8    | • 🛒   |    |       | >   | Current |  |
| 5   | Sho                       | rtcuts                                  |                            | How                       | w to                          | Add         | 2               | Wha  | t's N | ew |       |     |         |  |
|     | H<br>We<br>Er<br>th<br>Ou | Inter<br>eight<br>hter<br>heta<br>utput | rw<br>tw<br>Th<br>=2<br>to | reig<br>1=1<br>2=1<br>res | ght:<br>L<br>shho<br>Vet<br>O | ∍<br>old    | ••a:            | lue  | 1     |    |       |     |         |  |
|     | Mc<br>We                  | cul:                                    | lot<br>ts<br>1             | of                        | Di<br>Ne                      | tts<br>uror | Ne <sup>.</sup> | t fo | or 4  | ND | fur   | lct | ion     |  |
|     | Tł                        | ires                                    | hol<br>2                   | d v                       | alu                           | ue          |                 |      |       |    |       |     |         |  |

# D. NAND GATE

It is nothing but combination of AND and NOT gate. So we can say that in case of NAND gate the NOT gate just inverts the output of the AND gate. So the output of this gate is 1 at all the times except when both inputs are 1, at that instant the output is 0. It is one of the universal gate. It is called so because any of the three basic gates can be obtained by it. [6]



Table-4: Truth table

Fig -8: NAND Gate

# IMPLIMENTATION OF MCCULLOCH PITTS MODEL:



Fig -9: Architecture of NAND Gate

Threshold value is 4 Net input is  $y_{in}=x_1-x_2$ . Output activation function is  $y=f(y_{in}) = \begin{bmatrix} 1 & \text{if } y_{in} \ge 4\\ 0 & \text{if } y_{in} < 4. \end{bmatrix}$ 

### **RESULTS:**

📣 MATLAB R2012a File Edit Debug Parallel Desktop Window Help 🗋 🗃 👗 🐂 💼 🤊 😁 칠 🛒 📄 🕜 Current Shortcuts 💽 How to Add 💽 What's New Command History Enter weights Weight w1=2 Weight w2=2 Enter Threshhold value theta=4 Output of Net 1 1 1 0 Mccullotch-pitts Net for NAND function Weights of Neuron 2 2 Threshold value 4

## E. XOR GATE

It is sometimes called as XOR gate or exclusive or gate. It gives a true output when the number of true inputs is odd. If both the inputs are true and both are false then the output is false. These are used to implement binary addition in computers. [7] The truth table and symbol are shown below.

| $\mathbf{X}_1$ | $X_2$ | Y |
|----------------|-------|---|
| 0              | 0     | 0 |
| 0              | 1     | 1 |
| 1              | 0     | 1 |
| 1              | 1     | 0 |



 Table-5:
 Truth table

Fig -10: XOR Gate

IMPLIMENTATION OF MCCULLOCH PITTS MODEL:



Fig -11: Architecture of XOR Gate

Threshold value=1 Activation function=  $y = f(y_{in}) = \begin{cases} 1 & \text{if } y_{in} \ge 1 \\ 0 & \text{if } y_{in} < 1 \end{cases}$ 

### **RESULTS:**

# A MATLAB R2012a File Edit Debug Parallel Desktop Window Help 🛅 🗃 | 🔏 🐃 🖏 🤊 🥐 | 🗞 🗊 🖹 | 🥝 | Current I Shortcuts 💽 How to Add 💽 What's New ommand History Enter weights weight w11=2 weight w12=-1 weight w22=-1 weight w22=2 weight v2=2 Enter threshold value theta=2 output of net 0 1 1 0 Mc cullotch-pitts for XOR function eights of neuron z1 -1 eights of neuron z2 -1 2 veights of neuron y 2 threshold value

### F. NOR GATE

It is a digital logic gate that implements logic NOR. It behaves according to the truth table. If both the inputs are low then it gives a high output and if either of the input is high then output is low. This can be combined to generate any other logical functions. It shares this property with the NAND gate. [8][9]



Table-6: Truth table

```
Fig -12: NOR Gate
```

# IMPLIMENTATION OF MCCULLOCH PITTS MODEL:



Fig -13: Architecture of NOR Gate



### **RESULTS:**

📣 MATLAB R2012a

| File | e Edit   | Debug        | Parallel | Deskto   | p Win | dow   | Help   |
|------|----------|--------------|----------|----------|-------|-------|--------|
| •    | ) 🗃 🛛    | 8 <b>h</b> 1 | 9 0 1    | i 히 🖻    | 1 🗈   | 0 C   | urrent |
| s    | hortcuts | 🖪 How t      | o Add 💽  | What's I | Vew   |       |        |
| Co   | mmand H  | listory      |          |          |       |       |        |
|      | Enter    | weigh        | ts       |          |       |       |        |
|      | Weight   | w1=2         |          |          |       |       |        |
|      | Weight   | w2=2         |          |          |       |       |        |
|      | Enter    | Thresh       | hold va  | lue      |       |       |        |
|      | theta=   | -1           |          |          |       |       |        |
|      | Output   | of Ne        | t        |          |       |       |        |
|      | 1        | . 0          | 0        | 0        |       |       |        |
|      |          |              |          |          |       |       |        |
|      | Mccull   | otch-p       | itts Ne  | t for    | NOr f | uncti | .on    |
|      | Weight   | s of N       | euron    |          |       |       |        |
|      | 2        | 2            |          |          |       |       |        |
|      |          |              |          |          |       |       |        |
|      | 2        | 2            |          |          |       |       |        |
|      |          |              |          |          |       |       |        |
|      | Thresh   | old va       | lue      |          |       |       |        |
|      | 1        |              |          |          |       |       |        |
|      |          |              |          |          |       |       |        |

## III. LIMITATIONS OF MCCMODEL:

- i. Weights and thresholds are analytically determined.
- ii. Very difficult to minimize size of a network.
- iii.

### **IV. CONCLUSIONS**

Most of the work is carried on the basis of MCP model for observing the nature of logic gates like OR, AND, NOT, NAND, NOR, XOR with variable threshold conditions and for variable weights. The logic gate performances by using MCP model easily process of making and braking connections in different algorithms like Back Propagation Neural Network solutions and solution of Hebb nets for Linear Separability.

### REFERENCES

- Neural Networks, Fuzzy Logic, and Genetic Algorithms by S.Rajasekharan and G.A Vijayalakshmi Pai.
- [2] OR GATE, Hyperphysics.phy-astr.gsu.edu.retrive2012-09-24
- [3] http://williams.comp.ncat.edu/COMP370/LogicGates.
- [4] pdf
- [5] Mano, M.Morris and Charles R.Kine. Logic and design Fundamentals, Third edition .Prentice Hall, and 2004.p.73
- [6] Mano, M.Morris and Charles R.Kine. Logic and Computer design Fundamentals, Third edition .Prentice Hall, and 2004.p.73
- [7] http://electricalstudy.sarutech.com/nandgate/index.html
- [8] Fletcher, William (1980). An engineering approach to digital design. Prentice Hall.p.98 ISBN 0-13-277699-5
- [9] Mano, M.Morris and Charles R.Kine. Logic and Computer design Fundamentals, Third edition .Prentice Hall, and 2004.p.73
- [10] The McCULLOCH- Pitts Model by Samantha Hayman.

### BIOGRAPHIES





**J.S.Srinivas Raju** was born on 15<sup>th</sup> July 1981 in Narasarao Peta. He is now perusing his PhD from JNTUK. He completed his B.Tech and M.tech from JNTUK. He is now working as a associate professor in EEE Department of Universal College Of Engineering and Technology. His areas of interests are power systems and AI techniques application to power system optimization.

Satish Kumar was born on 29<sup>th</sup> April 1995 in Patna, (Bihar). He is now perusing his B.tech from electrical & electronic stream in Universal college of Engg. & Technology, Guntur (affiliated to JNTUK, Kakinada and approved by AICTE New Delhi).He completed his SSC from Park Mount Public School, Patna (Bihar) &HSC from R.N College Hajipur (Bihar).



Lakkaraju.V.S.S.Sai Sneha was born on 15<sup>th</sup> November 1996 in Nuthakki (AP). She is now perusing her B.tech from Universal College of Engg. & Technology, Guntur (affiliated to JNTUK, Kakinada and approved by AICTE New Delhi). She completed her SSC from Vijnana Vihara School, Nuthakki. And HSC from Harika Junior College, Revendrapadu, (AP).